

MARVELL

# 88F6281

Integrated Controller

Hardware Specifications

Doc. No. MV-S104859-U0, Rev. E December 2, 2008, Preliminary

Document Classification: Proprietary Information



| Document Conventions                                |                                                                               |                             |
|-----------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------|
|                                                     | Note: Provides related information or information of special importance.      |                             |
|                                                     | Caution: Indicates potential damage to hardware or software, or loss of data. |                             |
| 5                                                   | Warning: Indicates a risk of personal injury.                                 |                             |
| Document Status                                     |                                                                               |                             |
| Doc Status: Preliminary Technical Publication: 0.xx |                                                                               | Technical Publication: 0.xx |

For more information, visit our website at: www.marvell.com

#### Disclaimer

No part of this document may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, for any purpose, without the express written permission of Marvell. Marvell retains the right to make changes to this document at any time, without notice. Marvell makes no warranty of any kind, expressed or implied, with regard to any information contained in this document, including, but not limited to, the implied warranties of merchantability or fitness for any particular purpose. Further, Marvell does not warrant the accuracy or completeness of the information, text, graphics, or other items contained within this document. Marvell products are not designed for use in life-support equipment or applications that would cause a life-threatening situation if any such products failed. Do not use Marvell products in these types of equipment or applications.

With respect to the products described herein, the user or recipient, in the absence of appropriate U.S. government authorization, agrees:

<sup>1)</sup> Not to re-export or release any such information consisting of technology, software or source code controlled for national security reasons by the U.S. Export Control

Regulations ("EAR"), to a national of EAR Country Groups D:1 or E:2; 2) Not to export the direct product of such technology or such software, to EAR Country Groups D:1 or E:2, if such technology or software and direct products thereof are controlled for national security reasons by the EAR; and,

controlled for national security reasons by the EAR; and, 3) In the case of technology controlled for national security reasons under the EAR where the direct product of the technology is a complete plant or component of a plant, but the user of the plant to EAR.

not to export to EAR Country Groups D:1 or E:2 the direct product of the plant or major component thereof, if such direct product is controlled for national security reasons by the EAR, or is subject to controls under the U.S. Munitions List ("USML").

At all times hereunder, the recipient of any such information agrees that they shall be deemed to have manually signed this document in connection with their receipt of any such information.

Copyright © 2008. Marvell International Ltd. All rights reserved. Marvell, the Marvell logo, Moving Forward Faster, Alaska, Fastwriter, Datacom Systems on Silicon, Libertas, Link Street, NetGX, PHYAdvantage, Prestera, Raising The Technology Bar, The Technology Within, Virtual Cable Tester, and Yukon are registered trademarks of Marvell. Ants, AnyVoltage, Discovery, DSP Switcher, Feroceon, GalNet, GalTis, Horizon, Marvell Makes It All Possible, RADLAN, UniMAC, and VCT are trademarks of Marvell. All other trademarks are the property of their respective owners.





## PRODUCT OVERVIEW

The Marvell<sup>®</sup> 88F6281 is a high-performance, highly integrated controller. The 88F6281 is based on the Marvell proprietary, ARMv5TE-compliant, high-speed Sheeva<sup>™</sup> CPU core. The CPU core integrates a 256 KB L2 cache.



88F6281 Functional Block Diagram



#### 88F6281 Hardware Specifications

## FEATURES

- The 88F6281 includes:
  - High-performance CPU core, running at up to 1.5 GHz, with integrated, four-way, set-associative L1 16-KB I-cache/16-KB D-cache and unified, 256-KB, four-way, set-associative L2 cache
  - High-bandwidth dual-port DDR2 memory interface (16-bit DDR2 SDRAM @ up to 800 MHz data rate)
  - PCI Express (x1) port with integrated PHY
  - Two Gigabit Ethernet (10/100/1000 Mbps) MACs
  - USB 2.0 port with integrated PHY
  - Two SATA 2.0 ports with integrated 3 Gbps SATA II PHY
  - Security Cryptographic engine
  - S/PDIF (Sony/Philips Digital Interconnect Format) / I<sup>2</sup>S (Integrated Interchip Sound) Audio in/out interface
  - SD/SDIO/MMC interface
  - TDM SLIC/SLAC Codec interface
  - Two XOR engines, each containing two XOR/DMA channels (a total of four XOR/DMA channels)
  - MPEG Transport Stream (TS) interface
  - SPI port with SPI flash boot support
  - 8-bit NAND flash interface with boot support
  - Two 16550 compatible UART interfaces
  - TWSI port
  - 50 multi-purpose pins
  - Internal Real Time Clock (RTC)
  - Interrupt controller
  - Timers
  - 128-bit eFuse (one-time programmable memory)
- Sheeva<sup>™</sup> CPU core
  - Up to 1.5 GHz
  - 32-bit and 16-bit RISC architecture
  - Compliant with v5TE architecture, as published in the ARM Architect Reference Manual, Second Edition
  - Includes MMU to support virtual memory features
  - 256-KB, four-way, set-associative L2 unified cache
  - 16-KB, four-way, set-associative I-cache
  - 16-KB, four-way, set-associative D-cache
  - 64-bit internal data bus
  - Branch Prediction Unit
  - Supports JTAG/ARM ICE
  - Supports both Big and Little Endian modes

#### DDR2 SDRAM controller

- 16-bit interface
- Up to 400 MHz clock frequency (800 MHz data rate)

- DDR SDRAM with a clock ratio of 1:N and 2:N between the DDR SDRAM and the CPU core, respectively
- SSTL 1.8V I/Os
- Auto calibration of I/Os output impedance
- Supports four DRAM chip selects
- Supports all DDR devices densities up to 2 Gb
- Supports up to 32 open pages (page per bank)
- Up to 2 GB total address space
- Supports on-board DDR designs (no DIMM support)
- Supports 2T mode, to enable high-frequency operation under heavy load configuration
- Supports DRAM bank interleaving
- Supports up to a 128-byte burst per single memory access

#### PCI Express interface (x1)

- PCI Express Base 1.1 compatible
- Integrated low-power SERDES PHY, based on proven Marvell<sup>®</sup> SERDES technology
- Serves as a Root Complex or an Endpoint port
- x1 link width
- 2.5 Gbps data rate
- Lane polarity reversal support
- Maximum payload size of 128 bytes
- Single Virtual Channel (VC-0)
- Replay buffer support
- Extended PCI Express configuration space
- Advanced Error Reporting (AER) support
- Power management: L0s and software L1 support
- Interrupt emulation message support
- Error message support
- PCI Express master specific features
  - Single outstanding read transaction
  - Maximum read request of up to 128 bytes
  - Maximum write request of up to 128 bytes
  - Up to four outstanding read transactions in Endpoint mode
- PCI Express target specific features
  - Supports up to eight read request transactions
  - Maximum read request size of 4 KB
  - Maximum write request of 128 bytes
  - Supports PCI Express access to all of the controller's internal registers
- Two Integrated GbE (10/100/1000) MAC ports
  - Supports 10/100/1000 Mbps
  - Dedicated DMA for data movement between memory and port

- Priority queuing on receive based on Destination Address (DA), VLAN Tag, and IP TOS
- Layer 2/3/4 frame encapsulation detection
- TCP/IP checksum on receive and transmit
- Supports proprietary 200 Mbps Marvell MII (MMII) interface
- Supports four modes:
  - Port 0 RGMII, Port 1 RGMI
  - Port 0 RGMII, Port 1 MII/MMII
  - Port 0 MII/MMII, port 1 RGMII
  - Port 0 GMII, Port 1 N/A
- •DA filtering

## Precise Timing Protocol (PTP)

- Supports precise time stamping for packets, as defined in IEEE 1588 PTP v1 and v2 and IEEE 802.1AS draft standards
- Supports Flexible Time Application interface to distribute PTP clock and time to other devices in the system
- Optionally accepts an external clock input for time stamping
- Audio Video Bridging networks
  - Supports IEEE 802.1Qav draft Audio Video Bridging networks
  - Supports time- and priority-aware egress pacing algorithm to prevent bunching and bursting effects—suitable for audio/video applications
  - Supports Egress Jitter Pacer for AVB-Class A and AVB-Class B traffic and strict priority for legacy traffic queues

## USB 2.0 port

- Serves as a peripheral or host
- USB 2.0 compliant
- Integrated USB 2.0 PHY
- Enhanced Host Controller Interface (EHCI) compatible as a host
- As a host, supports direct connection to all peripheral types (LS, FS, HS)
- As a peripheral, connects to all host types (HS, FS) and hubs
- Up to four independent endpoints, supporting control, interrupt, bulk, and isochronous data transfers
- Dedicated DMA for data movement between memory and port
- Two Integrated Marvell 3 Gbps (Gen2i) SATA PHYs
  - Compliant with SATA II Phase 1 specifications
     Supports SATA II Native Command Queuing
    - (NCQ), up to 128 outstanding commands per port
    - Fully supports first party DMA (FPDMA)

- Backwards compatible with SATA I devices
- Supports SATA II Phase 2 advanced features
  - 3 Gbps (Gen2i) SATA II speed
  - Port Multiplier (PM)—Performs FIS-based switching, as defined in SATA working group PM definition
  - Port Selector (PS)—Issues the protocol-based Out-Of-Band (OOB) sequence for selecting the active host port
- Supports device 48-bit addressing
- Supports ATA Tag Command Queuing
- SATA II Host Controller
  - Enhanced-DMA (EDMA) for the SATA ports
  - Automatic command execution, without host intervention
  - Command queuing support, for up to 32 outstanding commands
  - Separate SATA request/response queues
  - 64-bit addressing support for descriptors and data buffers in system memory
  - Read ahead
  - Advanced interrupt coalescing
  - Target mode operation—supports attaching two 88F6281 controllers through their Serial-ATA ports, enabling data communication between the 88F6281 controllers
  - Advanced drive diagnostics via the ATA SMART command

#### Cryptographic engine

- Hardware implementation on encryption and authentication engines, to boost packet processing speed
- Dedicated DMA to feed the hardware engines with data from the internal SRAM memory or from the DDR memory
- Implements AES, DES, and 3DES encryption algorithms
- Implements SHA1 and MD5 authentication algorithms

#### S/PDIF / I<sup>2</sup>S Audio In/Out interface

- Either S/PDIF or I<sup>2</sup>S inputs can be active at one time
- Both S/PDIF and I<sup>2</sup>S outputs can be simultaneously active, transferring the same PCM data

#### S/PDIF-specific features

- Compliant with 60958-1, 60958-3, and IEC61937 specifications
- Sample rates of 44.1/48/96 kHz
- 16/20/24-bit depths



#### 88F6281 Hardware Specifications

#### I<sup>2</sup>S-specific features

- Sample rates of 44.1/48/96 kHz
- I<sup>2</sup>S input and I<sup>2</sup>S output operate at the same sample rate
- 16/24-bit depths
- I<sup>2</sup>S in and I<sup>2</sup>S out support independent bit depths (16 bit/24 bit)
- Supports plain I<sup>2</sup>S, right-justified and left-justified formats

#### SD/SDIO/MMC host interface

- 1-bit/4-bit SDmem, SDIO, and MMC cards
- Up to 50 MHz
- Hardware generate/check CRC, on all command and data transactions on the card bus

#### TDM SLIC/SLAC Codec interface

- Generic interface to standard SLIC/SLAC codec devices
- Compatible with standard PCM highway formats
- TDM protocol support for two channels, up to 128 time slots
- Dedicated SPI interface for codec management
- Integrated DMA to transfer voice data to/from memory buffer
- Two XOR engines and DMA
  - Two XOR/DMA channels per XOR engine (for a total of four XOR/DMA channels)
  - Chaining via linked-lists of descriptors
  - Moves data from source interface to destination interface
  - Supports increment or hold on both Source and Destination Addresses
  - Supports XOR operation, on up to eight source blocks—useful for RAID applications
  - Supports iSCSI CRC-32 calculation

#### NAND flash controller

- 8-bit NAND flash interface
- Glueless interface to CE Care and CE Don't Care NAND flash devices
- Boot support
- Serial Peripheral Interface (SPI) controller
  - Up to 50 MHz clock
  - Supports direct boot from external SPI serial flash memory

- MPEG Transport Stream (TS) interface
  - ISO/IEC 13818-1 standard compliant
  - Supports any one of the following modes:
    - Parallel (8 bit) input
    - Parallel output
    - Two independent serial interfaces
  - Data rate up to 80 Mbps

#### Two UART Interfaces

- 16550 UART compatible
- Two pins for transmit and receive operations
- Two pins for modem control functions

#### Two-Wire Serial Interface (TWSI)

- General purpose TWSI master/slave port
- Can also be used for serial ROM initialization
- 50 dedicated Multi-Purpose Pins (MPPs) for peripheral functions and general purpose I/O
  - Each pin can be configured independently.
  - GPIO inputs can be used to register interrupts from external devices, and to generate maskable interrupts.
  - Only two of the following multiplexed interfaces may be configured simultaneously:
    - Audio
    - TS
    - TDM
    - GbE Port 0 in GMII mode or GbE Port 1
- Interrupt Controller
  - Maskable interrupts to CPU core (and PCI Express for a PCI Express endpoint)
- Two general purpose 32-bit timers/counters
- Internal architecture
  - Mbus-L bus for high-performance, low-latency CPU core to DDR SDRAM connectivity
  - Advanced Mbus architecture
  - Dual port DDR SDRAM controller connectivity to both CPU and Mbus
  - Bootable from
  - SPI flash
  - SATA device
  - NAND flash
  - PCI Express
  - UART (for debug purpose)
- 288-pin HSBGA package, 19 x 19 mm, 1 mm ball pitch



Usage Model Example: VoIP Gateway



## **Table of Contents**

| Prod  | Product Overview                                |    |  |
|-------|-------------------------------------------------|----|--|
| Featu | ures                                            | 4  |  |
| Prefa | ace                                             | 15 |  |
|       | About this Document                             | 15 |  |
|       | Related Documentation                           | 15 |  |
|       | Document Conventions                            | 16 |  |
| 1     | Pin and Signal Descriptions                     | 17 |  |
| 1.1   | Pin Logic                                       |    |  |
| 1.2   | Pin Descriptions                                | 19 |  |
| 1.3   | Internal Pull-up and Pull-down Pins             |    |  |
| 2     | Unused Interface Strapping                      | 49 |  |
| 3     | 88F6281 Pin Map and Pin List                    | 50 |  |
| 4     | Pin Multiplexing                                | 51 |  |
| 4.1   | Multi-Purpose Pins Functional Summary           | 51 |  |
| 4.2   | Gigabit Ethernet (GbE) Pins Multiplexing on MPP | 57 |  |
| 4.3   | TSMP (TS Multiplexing Pins) on MPP              | 59 |  |
| 5     | Clocking                                        | 60 |  |
| 5.1   | Spread Spectrum Clock Generator (SSCG)          | 62 |  |
| 6     | System Power Up/Down and Reset Settings         | 63 |  |
| 6.1   | Power-Up/Down Sequence Requirements             | 63 |  |
| 6.2   | Hardware Reset                                  | 64 |  |
| 6.3   | PCI Express Reset                               |    |  |
| 6.4   | Sheeva <sup>™</sup> CPU TAP Controller Reset    |    |  |
| 6.5   | Pins Sample Configuration                       |    |  |
| 6.6   | Serial ROM Initialization                       | 70 |  |
| 6.7   | Boot Sequence                                   | 71 |  |
| 7     | JTAG Interface                                  | 73 |  |
| 7.1   | TAP Controller                                  |    |  |
| 7.2   | Instruction Register                            |    |  |
| 7.3   | Bypass Register                                 |    |  |
| 7.4   | JTAG Scan Chain                                 |    |  |
| 7.5   | ID Register                                     | 74 |  |

| 8    | Electrical Specifications (Preliminary)           |     |
|------|---------------------------------------------------|-----|
| 8.1  | Absolute Maximum Ratings                          | 75  |
| 8.2  | Recommended Operating Conditions                  |     |
| 8.3  | Thermal Power Dissipation                         |     |
| 8.4  | Current Consumption                               | 80  |
| 8.5  | DC Electrical Specifications                      | 81  |
| 8.6  | AC Electrical Specifications                      |     |
| 8.7  | Differential Interface Electrical Characteristics | 118 |
| 9    | Thermal Data (Preliminary)                        | 129 |
| 10   | Package                                           | 130 |
| 11   | Part Order Numbering/Package Marking              | 132 |
| 11.1 | Part Order Numbering                              |     |
| 11.2 | Package Marking                                   | 122 |
|      | ו מנהמשב ואמו הוווש                               |     |



# **List of Tables**

| 1 | Pin and S | Signal Descriptions                                            | 17 |
|---|-----------|----------------------------------------------------------------|----|
|   | Table 1:  | Pin Functions and Assignments Table Key                        | 19 |
|   | Table 2:  | Interface Pin Prefix Codes                                     | 19 |
|   | Table 3:  | Power Pin Assignments                                          | 21 |
|   | Table 4:  | Miscellaneous Pin Assignments                                  | 23 |
|   | Table 5:  | DDR SDRAM Interface Pin Assignments                            | 24 |
|   | Table 6:  | PCI Express Interface Pin Assignments                          | 26 |
|   | Table 7:  | SATA Port Interface Pin Assignment                             | 27 |
|   | Table 8:  | Gigabit Ethernet Port0/1 Interface Pin Assignments             | 28 |
|   | Table 9:  | Serial Management Interface (SMI) Pin Assignments              | 32 |
|   | Table 10: | USB 2.0 Interface Pin Assignments                              | 33 |
|   | Table 11: | JTAG Pin Assignment                                            | 34 |
|   | Table 12: | RTC Interface Pin Assignments                                  | 35 |
|   | Table 13: | NAND Flash Interface Pin Assignment                            | 36 |
|   | Table 14: | MPP Interface Pin Assignment                                   | 37 |
|   | Table 15: | Two-Wire Serial Interface (TWSI) Interface Pin Assignment      |    |
|   | Table 16: | UART Port 0/1 Interface Pin Assignment                         | 39 |
|   | Table 17: | Audio (S/PDIF / I <sup>2</sup> S) Interface Signal Assignment  | 40 |
|   | Table 18: | Serial Peripheral Interface (SPI) Interface Signal Assignment  | 41 |
|   | Table 19: | Secure Digital Input/Output (SDIO) Interface Signal Assignment | 42 |
|   | Table 20: | Time Division Multiplexing (TDM) Interface Signal Assignment   | 43 |
|   | Table 21: | Transport Stream (TS) Interface Signal Assignment              | 45 |
|   | Table 22: | Precise Timing Protocol (PTP) Interface Signal Assignment      | 47 |
|   | Table 23: | Internal Pull-up and Pull-down Pins                            | 48 |
| 2 | Unused    | Interface Strapping                                            | 49 |
|   | Table 24: | Unused Interface Strapping                                     | 49 |
| 3 | 88F6281   | Pin Map and Pin List                                           | 50 |
| 4 | Pin Multi | iplexing                                                       | 51 |
|   | Table 25: | MPP Functionality                                              | 52 |
|   | Table 26: | MPP Function Summary                                           | 53 |
|   | Table 27: | Ethernet Ports Pins Multiplexing                               | 57 |
|   | Table 28: | TS Port Pin Multiplexing                                       | 59 |
| 5 | Clocking  | ]                                                              | 60 |
|   | Table 29: | 88F6281Clocks                                                  | 60 |
|   | Table 30: | Supported Clock Combinations                                   | 61 |
| 6 | System I  | Power Up/Down and Reset Settings                               | 63 |
|   | Table 31: | I/O and Core Voltages                                          |    |
|   | Table 32: | Reset Configuration                                            | 67 |

| 7 | JTAG Inte  | erface                                                                   | 73  |
|---|------------|--------------------------------------------------------------------------|-----|
|   | Table 33:  | Supported JTAG Instructions                                              | 73  |
|   | Table 34:  | IDCODE Register Map                                                      | 74  |
| 8 | Electrical | I Specifications (Preliminary)                                           | 75  |
|   | Table 35:  | Absolute Maximum Ratings                                                 | 75  |
|   | Table 36:  | Recommended Operating Conditions                                         | 77  |
|   | Table 37:  | Thermal Power Dissipation                                                | 79  |
|   | Table 38:  | Current Consumption                                                      | 80  |
|   | Table 39:  | General 3.3V Interface (CMOS) DC Electrical Specifications               | 81  |
|   | Table 40:  | RGMII 1.8V Interface (CMOS) DC Electrical Specifications                 | 82  |
|   | Table 41:  | SDRAM DDR2 Interface DC Electrical Specifications                        | 83  |
|   | Table 42:  | TWSI Interface 3.3V DC Electrical Specifications                         | 84  |
|   | Table 43:  | SPI Interface 3.3V DC Electrical Specifications                          | 84  |
|   | Table 44:  | TDM Interface 3.3V DC Electrical Specifications                          | 85  |
|   | Table 45:  | Reference Clock AC Timing Specifications                                 | 86  |
|   | Table 46:  | SDRAM DDR2 Interface AC Timing Table                                     | 88  |
|   | Table 47:  | SDRAM DDR2 Interface Address Timing Table                                | 89  |
|   | Table 48:  | SDRAM DDR2 Clock Specifications                                          | 90  |
|   | Table 49:  | RGMII 10/100/1000 AC Timing Table at 1.8V                                | 93  |
|   | Table 50:  | RGMII 10/100 AC Timing Table at 3.3V                                     | 93  |
|   | Table 51:  | GMII AC Timing Table                                                     | 95  |
|   | Table 52:  | MII/MMII MAC Mode AC Timing Table                                        | 97  |
|   | Table 53:  | SMI Master Mode AC Timing Table                                          | 99  |
|   | Table 54:  | JTAG Interface AC Timing Table                                           | 101 |
|   | Table 55:  | TWSI Master AC Timing Table                                              | 103 |
|   | Table 56:  | TWSI Slave AC Timing Table                                               | 103 |
|   | Table 57:  | S/PDIF AC Timing Table                                                   | 105 |
|   | Table 58:  | Inter-IC Sound (I2S) AC Timing Table                                     | 107 |
|   | Table 59:  | TDM Interface AC Timing Table                                            | 109 |
|   | Table 60:  | SPI (Master Mode) AC Timing Table                                        | 111 |
|   | Table 61:  | SDIO Host in High Speed Mode AC Timing Table                             | 113 |
|   | Table 62:  | Transport Stream Output Interface AC Timing Table                        | 115 |
|   | Table 63:  | Transport Stream Input Interface AC Timing Table                         | 115 |
|   | Table 64:  | PCI Express Interface Differential Reference Clock Characteristics       | 118 |
|   | Table 65:  | PCI Express Interface Spread Spectrum Requirements                       | 119 |
|   | Table 66:  | PCI Express Interface Driver and Receiver Characteristics                | 120 |
|   | Table 67:  | SATA-I Interface Gen1i Mode Driver and Receiver Characteristics          | 123 |
|   | Table 68:  | SATA-II Interface Gen2i Mode Driver and Receiver Characteristics         | 124 |
|   | Table 69:  | USB Low Speed Driver and Receiver Characteristics                        | 125 |
|   | Table 70:  | USB Full Speed Driver and Receiver Characteristics                       | 126 |
|   | Table 71:  | USB High Speed Driver and Receiver Characteristics                       | 127 |
| 9 | Thermal I  | Data (Preliminary)                                                       |     |
|   | Table 72:  | Thermal Data for the 88F6281 in the BGA 19 x 19 mm Package (Preliminary) | 129 |



## 88F6281 Hardware Specifications

| 10 | Package    |                                  | 130 |
|----|------------|----------------------------------|-----|
|    |            | HSBGA 288-pin Package Dimensions |     |
| 11 | Part Orde  | r Numbering/Package Marking      | 132 |
|    | Table 74:  | 88F6281 Part Order Options       | 132 |
| Α  | Revision I | History                          | 134 |
|    | Table 75:  | Revision History                 | 134 |

# **List of Figures**

| 1 | Pin and S<br>Figure 1: | Signal Descriptions<br>88F6281 Pin Logic Diagram           |     |
|---|------------------------|------------------------------------------------------------|-----|
| 2 | Unused II              | nterface Strapping                                         | 49  |
| 3 | 88F6281                | Pin Map and Pin List                                       | 50  |
| 4 | Pin Multip             | plexing                                                    | 51  |
| 5 | Clocking.              |                                                            | 60  |
| 6 | •                      | Power Up/Down and Reset Settings                           |     |
|   | Figure 2:              | Power-Up Sequence Example                                  |     |
|   | Figure 3:              | Serial ROM Data Structure                                  |     |
|   | Figure 4:              | Serial ROM Read Example                                    | 71  |
| 7 | JTAG Inte              | erface                                                     | 73  |
| 8 | Electrical             | Specifications (Preliminary)                               |     |
|   | Figure 5:              | SDRAM DDR2 Interface Test Circuit                          | 91  |
|   | Figure 6:              | SDRAM DDR2 Interface Write AC Timing Diagram               | 91  |
|   | Figure 7:              | SDRAM DDR2 Interface Address and Control AC Timing Diagram | 92  |
|   | Figure 8:              | SDRAM DDR2 Interface Read AC Timing Diagram                | 92  |
|   | Figure 9:              | RGMII Test Circuit                                         | 94  |
|   | Figure 10:             | RGMII AC Timing Diagram                                    | 94  |
|   | Figure 11:             | GMII Test Circuit                                          | 95  |
|   | Figure 12:             | GMII Output AC Timing Diagram                              | 96  |
|   | Figure 13:             | GMII Input AC Timing Diagram                               | 96  |
|   | Figure 14:             | MII/MMII MAC Mode Test Circuit                             |     |
|   | Figure 15:             | MII/MMII MAC Mode Output Delay AC Timing Diagram           |     |
|   | Figure 16:             | MII/MMII MAC Mode Input AC Timing Diagram                  | 98  |
|   | Figure 17:             | MDIO Master Mode Test Circuit                              |     |
|   | Figure 18:             | MDC Master Mode Test Circuit                               | 100 |
|   | Figure 19:             | SMI Master Mode Output AC Timing Diagram                   | 100 |
|   | Figure 20:             | SMI Master Mode Input AC Timing Diagram                    | 100 |
|   | Figure 21:             | JTAG Interface Test Circuit                                | 101 |
|   | Figure 22:             | JTAG Interface Output Delay AC Timing Diagram              | 102 |
|   | Figure 23:             | JTAG Interface Input AC Timing Diagram                     | 102 |
|   | Figure 24:             | TWSI Test Circuit                                          | 104 |
|   | Figure 25:             | TWSI Output Delay AC Timing Diagram                        | 104 |
|   | Figure 26:             | TWSI Input AC Timing Diagram                               |     |
|   | Figure 27:             | S/PDIF Test Circuit                                        |     |



|    | Figure 28: | Inter-IC Sound (I2S) Test Circuit                     | 107 |
|----|------------|-------------------------------------------------------|-----|
|    | Figure 29: | Inter-IC Sound (I2S) Output Delay AC Timing Diagram   | 108 |
|    | Figure 30: | Inter-IC Sound (I2S) Input AC Timing Diagram          | 108 |
|    | Figure 31: | TDM Interface Test Circuit                            | 109 |
|    | Figure 32: | TDM Interface Output Delay AC Timing Diagram          | 110 |
|    | Figure 33: | TDM Interface Input Delay AC Timing Diagram           | 110 |
|    | Figure 34: | SPI (Master Mode) Test Circuit                        | 111 |
|    | Figure 35: | SPI (Master Mode) Output AC Timing Diagram            | 112 |
|    | Figure 36: | SPI (Master Mode) Input AC Timing Diagram             | 112 |
|    | Figure 37: | Secure Digital Input/Output (SDIO) Test Circuit       | 113 |
|    | Figure 38: | SDIO Host in High Speed Mode Output AC Timing Diagram | 114 |
|    | Figure 39: | SDIO Host in High Speed Mode Input AC Timing Diagram  | 114 |
|    | Figure 40: | Transport Stream Interface Test Circuit               | 116 |
|    | Figure 41: | Transport Stream Output Interface AC Timing Diagram   | 116 |
|    | Figure 42: | Transport Stream Input Interface AC Timing Diagram    | 117 |
|    | Figure 43: | PCI Express Interface Test Circuit                    | 121 |
|    | Figure 44: | Low/Full Speed Data Signal Rise and Fall Time         | 127 |
|    | Figure 45: | High Speed TX Eye Diagram Pattern Template            | 128 |
|    | Figure 46: | High Speed RX Eye Diagram Pattern Template            | 128 |
| 9  | Thermal [  | Data (Preliminary)                                    | 129 |
| 10 | Package .  |                                                       | 130 |
|    | Figure 47: | HSBGA 288-pin Package and Dimensions                  | 130 |
| 11 | Part Orde  | er Numbering/Package Marking                          | 132 |
|    | Figure 48: | Sample Part Number                                    | 132 |
|    | Figure 49: | Commercial Package Marking and Pin 1 Location         | 133 |

## Preface

## About this Document

This datasheet provides the hardware specifications for the 88F6281 integrated controller. The hardware specifications include detailed pin information, configuration settings, electrical characteristics and physical specifications.

This datasheet is intended to be the basic source of information for designers of new systems.

In this document, the "88F6281" is often referred to as the "device".

## **Related Documentation**

The following documents contain additional information related to the 88F6281:

- 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications, Doc No. MV-S104860-U0
- Sheeva<sup>™</sup> 88SV131 ARM v5TE Processor Core with MMU and L1/L2 Cache Datasheet, Doc No. MV-S104950-U0
- Unified Layer 2 (L2) Cache for Sheeva<sup>™</sup> CPU Cores Addendum, Doc No. MV-S104858-U0
- 88F6180, 88F6190, 88F6192, and 88F6281 Functional Errata, Interface Guidelines, and Restrictions, Doc No. MV-S501157-U0
- 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide, Doc No. MV-S301398-00<sup>1</sup>
- AN-63: Thermal Management for Marvell Technology Products Doc No. MV-S300281-00<sup>1</sup>
- AN-179: TWSI Software Guidelines for Discovery<sup>TM</sup>, Horizon<sup>TM</sup>, and Feroceon<sup>®</sup> Devices, Doc No. MV-S300754-00<sup>1</sup>
- AN-183: 88F5181 and 88F5281 Big Endian and Little Endian Support, Doc No. MV-S300767-00<sup>1</sup>
- AN-249: Configuring the Marvell<sup>®</sup> SATA PHY to Transmit Predefined Test Patterns, Doc No. MV-S301342-00<sup>1</sup>
- AN-260 System Power-Saving Methods for 88F6180, 88F6190, 88F6192, and 88F6281, Doc No. MV-S301454-00<sup>1</sup>
- TB-227: Differences Between the 88F6190, 88F6192, and 88F6281 Stepping Z0 and A0, Doc No. MV-S105223-00<sup>1</sup>
- White Paper, ThetaJC, ThetaJA, and Temperature Calculations, Doc No. MV-S700019-00
- ARM Architecture Reference Manual, Second Edition
- PCI Express Base Specification, Revision 1.1
- Universal Serial Bus Specification, Revision 2.0, April 2000, Compaq, Hewlett-Packard, Intel, Lucent, Microsoft, NEC, Philips
- Enhanced Host Controller Interface Specification for Universal Serial Bus, Revision 0.95, November 2000, Intel Corporation
- ARC USB-HS OTG High-Speed Controller Core reference V 4.0.1
- Federal Information Processing Standards (FIPS) 46-2 (Data Encryption Standard)
- FIPS 81 (DES Modes of Operation)
- FIPS 180-1 (Secure Hash Standard)
- FIPS draft Advanced Encryption Standard (Rijndeal)

This document is a Marvell proprietary, confidential document, requiring an NDA and can be downloaded from the Marvell Extranet.



- RFC 1321 (The MD5 Message-Digest Algorithm)
- RFC 1851 The ESP Triple DES Transform
- RFC 2104 (HMAC: Keyed-Hashing for Message Authentication).
- RFC 2405 The ESP DES-CBC Cipher Algorithm With Explicit IV
- IEEE standard, 802.3-2000 Clause 14
- ANSI standard X3.263-1995

See the Marvell Extranet website for the latest product documentation.

## **Document Conventions**

The following conventions are used in this document:

| Signal Range                   | A signal name followed by a range enclosed in brackets represents a range of logically related signals. The first number in the range indicates the most significant bit (MSb) and the last number indicates the least significant bit (LSb). |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                | Example: DB_Addr[12:0]                                                                                                                                                                                                                        |
| Active Low Signals #           | An n letter at the end of a signal name indicates that the signal's active state occurs when voltage is low.                                                                                                                                  |
|                                | Example: INTn                                                                                                                                                                                                                                 |
| State Names                    | State names are indicated in <i>italic</i> font.                                                                                                                                                                                              |
|                                | Example: linkfail                                                                                                                                                                                                                             |
| Register Naming<br>Conventions | Register field names are indicated by angle brackets.<br>Example: <reginit></reginit>                                                                                                                                                         |
|                                | Register field bits are enclosed in brackets.<br>Example: Field [1:0]                                                                                                                                                                         |
|                                | Register addresses are represented in hexadecimal format.<br>Example: 0x0                                                                                                                                                                     |
|                                | Reserved: The contents of the register are reserved for internal use only or for future use.                                                                                                                                                  |
|                                | A lowercase <n> in angle brackets in a register indicates that there are multiple registers with this name.</n>                                                                                                                               |
|                                | Example: Multicast Configuration Register <n></n>                                                                                                                                                                                             |
| Reset Values                   | Reset values have the following meanings:<br>0 = Bit clear<br>1 = Bit set                                                                                                                                                                     |
| Abbreviations                  | Kb: kilobit<br>KB: kilobyte<br>Mb: megabit<br>MB: megabyte<br>Gb: gigabit<br>GB: gigabyte                                                                                                                                                     |
| Numbering Conventions          | Unless otherwise indicated, all numbers in this document are decimal (base 10).<br>An 0x prefix indicates a hexadecimal number.<br>An 0b prefix indicates a binary number.                                                                    |

# **1** Pin and Signal Descriptions

This section provides the pin logic diagram for the 88F6281 device and a detailed description of the pin assignments and their functionality.



## 1.1 Pin Logic





NOTE: The GE\_TXCLKOUT pin is an input only when used as the MII/MMII Transmit Clock.

For details about MPP configuration options see Section 4.1, Multi-Purpose Pins Functional Summary, on page 51.

## 1.2 Pin Descriptions

This section details all the pins for the different interfaces providing a functional description of each pin and pin attributes.

Table 1<Default ¬<sup>1</sup> Font> defines the abbreviations and acronyms used in the pin description tables.

| Term    | Definition                                                                                                                                     |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------|
| [n]     | n - Represents the SERDES pair number                                                                                                          |
| <n></n> | Represents port number when there are more than one ports                                                                                      |
| Analog  | Analog Driver/Receiver or Power Supply                                                                                                         |
| Calib   | Calibration pad type                                                                                                                           |
| CML     | Common Mode Logic                                                                                                                              |
| CMOS    | Complementary Metal-Oxide-Semiconductor                                                                                                        |
| DDR     | Double Data Rate                                                                                                                               |
| GND     | Ground Supply                                                                                                                                  |
| HCSL    | High-speed Current Steering Logic                                                                                                              |
| I       | Input                                                                                                                                          |
| I/O     | Input/Output                                                                                                                                   |
| 0       | Output                                                                                                                                         |
| o/d     | Open Drain pin<br>The pin allows multiple drivers simultaneously (wire-OR connection).<br>A pull-up is required to sustain the inactive value. |
| Power   | VDD Power Supply                                                                                                                               |
| SSTL    | Stub Series Terminated Logic for 1.8V                                                                                                          |
| t/s     | Tri-State pin                                                                                                                                  |
| XXXn    | n - Suffix represents an Active Low Signal                                                                                                     |

 Table 1:
 Pin Functions and Assignments Table Key

#### Table 2: Interface Pin Prefix Codes

| Interface        | Prefix           |
|------------------|------------------|
| Misc             | N/A              |
| DDR SDRAM        | M_               |
| PCI Express      | PEX_             |
| SATA             | SATA0_<br>SATA1_ |
| Gigabit Ethernet | GE_              |
| USB 2.0          | USB_             |
| JTAG             | JT_              |



| Interface  | Prefix       |
|------------|--------------|
| RTC        | RTC_         |
| NAND Flash | NF_          |
| MPP        | N/A          |
| TWSI       | TW_          |
| UART       | UA0_<br>UA1_ |
| Audio      | AU_          |
| SPI        | SPI_         |
| SDIO       | SD_          |
| TDM        | TDM_         |
| PTP        | PTP_         |

## 1.2.1 Power Supply Pins

Table 3 provides the voltage levels for the various interface pins. These do not include the analog power supplies for the PLLs or PHYs which are explicitly mentioned in the other pin description tables.

 Table 3:
 Power Pin Assignments

| Pin Name      | I/O | Pin<br>Type | Description                                                                                                                                                                                                                                                                       |
|---------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD           | I   | Power       | 1.0V Digital core voltage                                                                                                                                                                                                                                                         |
| VDD_CPU       | I   | Power       | 1.1V Digital CPU voltage                                                                                                                                                                                                                                                          |
| VDDO          | I   | Power       | 3.3V I/O power for MPP[49:36],MPP[19:0] and JTAG pins                                                                                                                                                                                                                             |
| VDD_GE_A      | I   | Power       | 1.8V or 3.3V I/O supply voltage for RGMII and SMI interfaces 3.3V I/O supply voltage for GMII, MII/MMII, and SMI interfaces                                                                                                                                                       |
| VDD_GE_B      | I   | Power       | I/O power for MPP[35:20]<br>1.8V or 3.3V I/O supply voltage for RGMII interfaces<br>3.3V I/O supply voltage for GMII and MII/MMII interfaces                                                                                                                                      |
| VDD_M         | I   | Power       | 1.8V I/O supply voltage for the DDR2 SDRAM interface                                                                                                                                                                                                                              |
| VSS           | I   | GND         | VSS                                                                                                                                                                                                                                                                               |
| CPU_PLL_AVDD  | I   | Power       | 1.8V analog quiet power to CPU PLL<br><b>NOTE:</b> See the <i>88F6180, 88F6190, 88F6192, and 88F6281 Design</i><br><i>Guide</i> for power supply filtering recommendations.                                                                                                       |
| CPU_PLL_AVSS  | I   | GND         | CPU PLL ground                                                                                                                                                                                                                                                                    |
| CORE_PLL_AVDD | I   | Power       | 1.8V analog quiet power to Core PLL<br><b>NOTE:</b> See the <i>88F6180, 88F6190, 88F6192, and 88F6281 Design</i><br><i>Guide</i> for power supply filtering recommendations.                                                                                                      |
| CORE_PLL_AVSS | I   | GND         | Core PLL ground                                                                                                                                                                                                                                                                   |
| SSCG_AVDD     | I   | Power       | 1.8V quiet power supply to the internal Spread Spectrum Clock<br>Generator                                                                                                                                                                                                        |
| SSCG_AVSS     | I   | GND         | Ground for the internal Spread Spectrum Clock Generator                                                                                                                                                                                                                           |
| XTAL_AVDD     | I   | Power       | <ul> <li>1.8V analog quiet power to on-chip clock inverter for supporting external crystal, and on-chip current reference for SATA and USB PHYs</li> <li>NOTE: See the 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide for power supply filtering recommendations.</li> </ul> |
| XTAL_AVSS     | I   | GND         | Ground for supporting external crystal, and on-chip current reference for SATA and USB PHYs                                                                                                                                                                                       |
| VHV           | I   | Power       | <ul><li>I/O supply voltage for eFuse:</li><li>2.5V for eFuse burning only</li><li>1.0V for eFuse reading only</li></ul>                                                                                                                                                           |



## Table 3: Power Pin Assignments (Continued)

| Pin Name                 | I/O | Pin<br>Type | Description                                                                                                                                                                 |
|--------------------------|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PEX_AVDD                 | I   | Power       | PCI Express PHY quiet power supply 1.8V<br>NOTE: See the 88F6180, 88F6190, 88F6192, and 88F6281 Design<br>Guide for power supply filtering recommendations.                 |
| SATA0_AVDD<br>SATA1_AVDD | I   | Power       | SATA II port0/1 quiet 3.3V power supply<br>NOTE: See 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide<br>for power supply filtering recommendation.                      |
| USB_AVDD                 | I   | Power       | USB 2.0 PHY quiet 3.3V power supply<br><b>NOTE:</b> See the <i>88F6180, 88F6190, 88F6192, and 88F6281 Design</i><br><i>Guide</i> for power supply filtering recommendation. |
| RTC_AVDD                 | I   | Power       | 1.5V (via battery) or 1.8V (via the board) RTC interface voltage                                                                                                            |
| RTC_AVSS                 | I   | GND         | RTC ground                                                                                                                                                                  |

## 1.2.2 Miscellaneous Pin Assignment

The Miscellaneous signal list contains clock and reset, test, and related signals.

| Pin Name     | I/O | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                              |
|--------------|-----|-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| REF_CLK_XIN  | I   | Analog      | XTAL_AVDD     | Reference clock input from external oscillator or input from external crystal. Used as input to core, CPU, SATA, and USB PLLs.                                                                                           |
| XOUT         | 0   | Analog      | XTAL_AVDD     | XTAL_OUT<br>Feedback signal to external crystal.<br>When not used, leave this pin floating.                                                                                                                              |
| SYSRSTn      | I   | CMOS        | VDDO          | System reset<br>Main reset signal of the device clock. Used to reset all units<br>to their initial state.<br>When in the reset state, most output pins are in Tri-State.                                                 |
| SYSRST_OUTn  | 0   | CMOS        | VDDO          | Reset request from the device to the board reset logic.<br>This pin is multiplexed on the MPP pins (see Section 4, Pin<br>Multiplexing, on page 51).                                                                     |
| PEX_RST_OUTn | 0   | CMOS        | VDDO          | Optional PCI Express Endpoint card reset output<br>This pin is multiplexed on the MPP pins (see Section 4, Pin<br>Multiplexing, on page 51).                                                                             |
| ТР           | 0   | Analog      |               | Analog Test Point for SATA, USB, and PCI Express<br>interfaces<br>For internal use. Leave this pin unconnected.                                                                                                          |
| ISET         | I   | Analog      |               | Current reference for both the USB and SATA PHYs. Terminate this pin with a 6.04 $k\Omega$ resistor, pulled down.                                                                                                        |
| MRn          | I   | CMOS        | VDD_GE_A      | Active-Low, Manual Reset Input<br>SYSRST_OUTn is asserted low as long as the MRn input<br>signal is asserted low, and for additional 20 ms after MRn<br>(manual reset) de-assertion<br>This pin is internally pulled up. |
| RESERVED     |     |             |               | Reserved for Marvell <sup>®</sup> future usage.<br>Leave unconnected externally.                                                                                                                                         |
| NC           |     |             |               | Reserved for Marvell <sup>®</sup> future usage.<br>Leave unconnected externally.                                                                                                                                         |

 Table 4:
 Miscellaneous Pin Assignments



## 1.2.3 DDR SDRAM Interface Pin Assignments

| Pin Name                   | I/O        | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                                                                                    |
|----------------------------|------------|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_CLKOUT<br>M_CLKOUTn      | 0          | SSTL        | VDD_M         | SDRAM Differential Clock Pair                                                                                                                                                                                                                                                                  |
| M_CKE                      | 0          | SSTL        | VDD_M         | Driven high to enable SDRAM clock.<br>Driven low when setting the SDRAM to Self-refresh mode.                                                                                                                                                                                                  |
| M_RASn                     | 0          | SSTL        | VDD_M         | SDRAM Row Address Select<br>Asserted to indicate an active ROW address driven on the<br>SDRAM address lines.                                                                                                                                                                                   |
| M_CASn                     | 0          | SSTL        | VDD_M         | SDRAM Column Address Select<br>Asserted to indicate an active column address driven on the<br>SDRAM address lines.                                                                                                                                                                             |
| M_WEn                      | 0          | SSTL        | VDD_M         | SDRAM Write Enable<br>Asserted to indicate a write command to the SDRAM.                                                                                                                                                                                                                       |
| M_A[14:0]                  | 0          | SSTL        | VDD_M         | SDRAM Address<br>Driven with M_BA[2:0] during RASn and CASn cycles to<br>generate the SDRAM address.                                                                                                                                                                                           |
| M_BA[2:0]                  | 0          | SSTL        | VDD_M         | Driven during M_RASn and M_CASn cycles to select one of<br>the eight SDRAM virtual banks.<br><b>NOTE:</b> If an SDRAM device does not support the BA[2] pin,<br>leave the M_BA[2] unconnected.                                                                                                 |
| M_CSn[3:0]                 | 0          | SSTL        | VDD_M         | SDRAM Chip Selects<br>Asserted to select a specific SDRAM Physical bank.                                                                                                                                                                                                                       |
| M_DQ[15:0]                 | t/s<br>I/O | SSTL        | VDD_M         | SDRAM Data Bus<br>Driven during write.<br>Driven by SDRAM during reads.                                                                                                                                                                                                                        |
| M_DQS[1:0],<br>M_DQSn[1:0] | t/s<br>I/O | SSTL        | VDD_M         | SDRAM Data Strobe<br>Driven by the 88F6281 during write.<br>Driven by SDRAM during reads.                                                                                                                                                                                                      |
| M_DM[1:0]                  | 0          | SSTL        | VDD_M         | SDRAM Data Mask<br>Asserted by the 88F6281 to select the specific byte out of the<br>16-bit data to be written to the SDRAM.                                                                                                                                                                   |
| M_ODT[1:0]                 | 0          | SSTL        | VDD_M         | SDRAM On Die Termination control<br>Driven high to connect the SDRAM on die termination.<br>Driven low to disconnect the SDRAM's termination.<br><b>NOTE:</b> For the recommended setting, refer to the <i>88F6180</i> ,<br><i>88F6190</i> , <i>88F6192</i> , and <i>88F6281</i> Design Guide. |

## Table 5: DDR SDRAM Interface Pin Assignments

| Pin Name            | I/O | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|-----|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_STARTBURST        | 0   | SSTL        | VDD_M         | Start Burst<br>88F6281 indication of starting a burst read transaction.<br>Asserted with the first M_CASn cycle of SDRAM access.<br><b>NOTE:</b> Must be routed on board to the SDRAM, and back to<br>the 88F6281 as M_STARTBURST_IN. For the<br>recommended length calculation for this routing and<br>termination requirements, see the 88F6180, 88F6190,<br>88F6192, and 88F6281 Design Guide. |
| M_START<br>BURST_IN | I   | SSTL        | VDD_M         | Start Burst Input                                                                                                                                                                                                                                                                                                                                                                                 |
| M_PCAL              | 1   | Calib       |               | <ul> <li>SDRAM interface P channel output driver calibration. Connect to VSS through a resistor. The resistor value can vary between 30–70 ohm.</li> <li>NOTE: See the 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide for the recommended values of the calibration resistors.</li> </ul>                                                                                                    |
| M_NCAL              | 1   | Calib       |               | <ul> <li>SDRAM interface N channel output driver calibration. Connect to M_VDD through a resistor. The resistor value can vary between 30–70 ohm.</li> <li>NOTE: See the 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide for the recommended values of the calibration resistors.</li> </ul>                                                                                                  |

| Table 5: | DDR SDRAM Interface Pin Assignments (Continued) |  |
|----------|-------------------------------------------------|--|
|          | 22                                              |  |



## 1.2.4 PCI Express Interface Pin Assignments

| Pin Name    | I/O | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                                                            |
|-------------|-----|-------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PEX_CLK_P/N | I/O | HCSL        | PEX_AVDD      | PCI Express Reference Clock<br>100 MHz, differential<br>This clock can be configured as input or output according to the<br>reset strap (see Table 32, Reset Configuration, on page 67).<br><b>NOTE:</b> For Output mode, 50-ohm, pull-down resistors are<br>required. |
| PEX_TX_P/N  | 0   | CML         | PEX_AVDD      | Transmit Lane<br>Differential pair of PCI Express transmit data                                                                                                                                                                                                        |
| PEX_RX_P/N  | 1   | CML         | PEX_AVDD      | Receive Lane<br>Differential pair of PCI Express receive data                                                                                                                                                                                                          |
| PEX_ISET    | I   | Analog      |               | Current reference. Pull down to VSS through a 5 k $\Omega$ resistor.<br>See the 88F6180, 88F6190, 88F6192, and 88F6281 Design<br>Guide for the recommended resistor value.                                                                                             |

## Table 6: PCI Express Interface Pin Assignments

## 1.2.5 SATA Interface Pin Assignments

| Pin Name                         | I/O | Pin<br>Type | Power Rail        | Description                                                                                                                                                                                                                                             |
|----------------------------------|-----|-------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SATA0_T_P/N<br>SATA1_T_P/N       | 0   | CML         | SATA0/1_AVDD      | Transmit Data: Differential analog output of SATA II port0/1                                                                                                                                                                                            |
| SATA0_R_P/N<br>SATA1_R_P/N       | I   | CML         | SATA0/1_AVDD      | Receive Data: Differential analog input of SATA II port0/1                                                                                                                                                                                              |
| SATA0_PRESENTn<br>SATA1_PRESENTn | 0   | CMOS        | VDDO/<br>VDD_GE_B | When this signal is asserted there is an active link<br>between the SATA II port and the external device (disk).<br><b>NOTE:</b> These signals are multiplexed on the MPP pins<br>(see Section 4, Pin Multiplexing, on page 51).                        |
| SATA0_ACTn<br>SATA1_ACTn         | 0   | CMOS        | VDDO/<br>VDD_GE_B | <ul> <li>When this signal is asserted, there is an active and used link between the SATA II port and the external device (disk).</li> <li>NOTE: These signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).</li> </ul> |

 Table 7:
 SATA Port Interface Pin Assignment



## **1.2.6 Gigabit Ethernet Port Interface Pin Assignments**

For additional information about the Gigabit Ethernet port pin functions refer to Section 4.2, Gigabit Ethernet (GbE) Pins Multiplexing on MPP, on page 57.

#### Table 8: Gigabit Ethernet Port0/1 Interface Pin Assignments

| Pin Name                 | I/O                | Pin<br>Type   | Power<br>Rail                                                                                                                                                              | Description                                                                                                                                                                                                                                                                     |  |
|--------------------------|--------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Port0—Dedicated GbE Pins |                    |               |                                                                                                                                                                            |                                                                                                                                                                                                                                                                                 |  |
| GE_TXCLKOUT              | KOUT t/s CMOS<br>O | CMOS VDD_GE_A | RGMII Transmit Clock<br>RGMII transmit reference output clock for GE_TXD[3:0] and<br>GE_TXCTL.<br>Provides 125 MHz, 25 MHz or 2.5 MHz clock.<br>Not used in MII/MMII mode. |                                                                                                                                                                                                                                                                                 |  |
|                          | I                  | _             |                                                                                                                                                                            | MII/MMII Transmit Clock<br>MII/MMII transmit reference clock from PHY.<br>Provides the timing reference for the transmission of the MII<br>transmit clock, transmit enable, and GE_TXD[3:0] signals. This<br>clock operates at 2.5 MHz or 25 MHz.                               |  |
|                          | t/s<br>O           |               |                                                                                                                                                                            | GMII Transmit Clock<br>Provides the timing reference for the transfer of the transmit<br>enable, transmit error and transmit data signals. This clock<br>operates at 125 MHz.                                                                                                   |  |
|                          | t/s<br>O           | CMOS          | VDD_GE_A                                                                                                                                                                   | RGMII Transmit Data<br>Contains the transmit data nibble outputs that run at double data<br>rate with bits [3:0] driven on the rising edge of GE_TXCLKOUT<br>and bits [7:4] driven on the falling edge.                                                                         |  |
|                          |                    |               |                                                                                                                                                                            | MII/MMII Transmit Data<br>Contains the transmit data nibble outputs that are synchronous<br>to the transmit clock input.                                                                                                                                                        |  |
|                          |                    |               |                                                                                                                                                                            | GMII Transmit Data<br>Contains the transmit data nibble outputs.                                                                                                                                                                                                                |  |
| GE_TXCTL                 | t/s<br>O           | CMOS          | VDD_GE_A                                                                                                                                                                   | RGMII Transmit Control<br>Transmit control synchronous to the GE_TXCLKOUT output<br>rising/falling edge.<br>GE_TXEN is driven on the rising edge of GE_TXCLKOUT.<br>A logical derivative of transmit enable and transmit error is driven<br>on the falling edge of GE_TXCLKOUT. |  |
|                          |                    |               |                                                                                                                                                                            | MII/MMII Transmit Enable<br>Indicates that the packet is being transmitted to the PHY. It Is<br>synchronous to transmit clock.                                                                                                                                                  |  |
|                          |                    |               |                                                                                                                                                                            | GMII Transmit Enable<br>Indicates that the packet is being transmitted to the PHY.<br>It Is synchronous to GE_TXCLKOUT.                                                                                                                                                         |  |

| Pin Name                | I/O           | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                   |
|-------------------------|---------------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GE_RXD[3:0]             | I             | CMOS        | VDD_GE_A      | RGMII Receive Data<br>Contains the receive data nibble inputs that are synchronous to<br>GE_RXCLK input rising/falling edge.                                                                                  |
|                         |               |             |               | MII/MMII Receive Data<br>Contains the receive data nibble inputs that are synchronous to<br>GE_RXCLK input.                                                                                                   |
|                         |               |             |               | GMII Receive Data<br>Contains the receive data nibble inputs.                                                                                                                                                 |
| GE_RXCTL                | GE_RXCTL I CM | CMOS        | VDD_GE_A      | RGMII Receive Control<br>GE_RXCTL is presented on the rising edge of GE_RXCLK.<br>A logical derivative of receive data valid and receive data error is<br>presented on the falling edge of RXCLK.             |
|                         |               |             |               | MII/MMII Receive Data Valid                                                                                                                                                                                   |
|                         |               |             |               | GMII Receive Data Valid.                                                                                                                                                                                      |
| GE_RXCLK                | GE_RXCLK I    | CMOS        | VDD_GE_A      | RGMII Receive Clock<br>The receive clock provides a 125 MHz, 25 MHz, or 2.5 MHz<br>reference clock derived from the received data stream.                                                                     |
|                         |               |             |               | MII/MMII Receive Clock<br>Provides the timing reference for the reception of the receive<br>data valid, receive error, and GE_RXD[3:0] signals. This clock<br>operates at 2.5 MHz or 25 MHz.                  |
|                         |               |             |               | GMII Receive Clock<br>Provides the timing reference for the reception of the GE_RXDV,<br>receive error and receive data signals. This clock operates at<br>125 MHz                                            |
| Port1—Multiplexe        | d GbE         | Pins        |               |                                                                                                                                                                                                               |
| MPP[23:20]/<br>GE1[3:0] | t/s<br>O      |             | VDD_GE_B      | RGMII Transmit Data<br>Contains the transmit data nibble outputs that run at double data<br>rate with bits [3:0] presented on the rising edge of<br>GE_TXCLKOUT and bits [7:4] presented on the falling edge. |
|                         |               |             |               | MII/MMII Transmit Data<br>Contains the transmit data nibble outputs that are synchronous<br>to the transmit clock input.                                                                                      |
|                         |               |             |               | GMII Transmit Data<br>Contains the transmit data nibble outputs.                                                                                                                                              |

| Table 8: | Gigabit Ethernet Port0/1 Interface Pin Assignments | (Continued) |  |
|----------|----------------------------------------------------|-------------|--|
|          |                                                    | (continuou) |  |



| Pin Name                | I/O      | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                                       |
|-------------------------|----------|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPP[27:24]/<br>GE1[7:4] | I        | CMOS        | VDD_GE_B      | RGMII Receive Data<br>Contains the receive data nibble inputs that are synchronous to<br>GE_RXCLK input rising/falling edge.                                                                                                                      |
|                         |          |             |               | MII/MMII Receive Data<br>Contains the receive data nibble inputs that are synchronous to<br>GE_RXCLK input.                                                                                                                                       |
|                         |          |             |               | GMII Receive Data<br>Contains the receive data nibble inputs.                                                                                                                                                                                     |
| MPP[28]/GE1[8] I        | I        | CMOS        | VDD_GE_B      | MII/MMII Collision Detect<br>Indicates a collision has been detected on the wire. This input is<br>ignored in full-duplex mode. Collision detect is not synchronous<br>to any clock.                                                              |
|                         |          |             |               | GMII Collision Detect                                                                                                                                                                                                                             |
| MPP[29]/GE1[9]          | 1        | CMOS        | VDD_GE_B      | MII/MMII Transmit Clock<br>MII/MMII transmit reference clock from PHY.<br>Provides the timing reference for the transmission of the MII<br>transmit clock, transmit enable, and GE_TXD[3:0] signals. This<br>clock operates at 2.5 MHz or 25 MHz. |
|                         | t/s<br>O | -           |               | GMII Transmit Clock<br>Provides the timing reference for the transfer of the transmit<br>enable, transmit error and transmit data signals. This clock<br>operates at 125 MHz.                                                                     |
| MPP[30]/GE1[10]         | I        | CMOS        | VDD_GE_B      | RGMII Receive Control<br>GE_RXCTL is presented on the rising edge of GE_RXCLK.<br>A logical derivative of receive data valid and receive data error is<br>presented on the falling edge of RXCLK.                                                 |
|                         |          |             |               | MII/MMII Receive Data Valid                                                                                                                                                                                                                       |
|                         |          |             |               | GMII Receive Error                                                                                                                                                                                                                                |
| MPP[31]/GE1[11]         | I        | CMOS        | VDD_GE_B      | RGMII Receive Clock<br>The receive clock provides a 125 MHz, 25 MHz, or 2.5 MHz<br>reference clock derived from the received data stream.                                                                                                         |
|                         |          |             |               | MII/MMII Receive Clock<br>Provides the timing reference for the reception of the receive<br>data valid, receive error, and GE_RXD[3:0] signals. This clock<br>operates at 2.5 MHz or 25 MHz.                                                      |

#### Table 8: Gigabit Ethernet Port0/1 Interface Pin Assignments (Continued)

| Pin Name        | I/O      | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                                                                       |
|-----------------|----------|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPP[32]/GE1[12] | I/O      | CMOS        | VDD_GE_B      | RGMII Transmit Clock<br>RGMII transmit reference output clock for GE_TXD[3:0] and<br>GE_TXCTL Provides 125 MHz, 25 MHz or 2.5 MHz clock.<br>Not used in MII/MMII mode.                                                                                                            |
|                 |          |             |               | MII/MMII Carrier Sense<br>Indicates that the receive medium is non-idle. In half-duplex<br>mode, GE_CRS is also asserted during transmission. Carrier<br>sense is not synchronous to any clock.                                                                                   |
|                 |          |             |               | GMII Carrier Sense                                                                                                                                                                                                                                                                |
| MPP[33]/GE1[13] | t/s<br>O |             | VDD_GE_B      | RGMII Transmit Control<br>Transmit control synchronous to the GE_TXCLKOUT output<br>rising/falling edge.<br>GE_TXEN is presented on the rising edge of GE_TXCLKOUT.<br>A logical derivative of transmit enable transmit error is presented<br>on the falling edge of GE_TXCLKOUT. |
|                 |          |             |               | MII/MMII Transmit Error<br>It is synchronous to transmit clock.<br><b>NOTE:</b> Multiplexed on MPP.                                                                                                                                                                               |
|                 |          |             |               | GMII Transmit Error<br>It Is synchronous to GE_TXCLKOUT.<br><b>NOTE:</b> Multiplexed on MPP.                                                                                                                                                                                      |
| MPP[34]/GE1[14] | 0        | CMOS        | VDD_GE_B      | MII/MMII Transmit Enable<br>Indicates that the packet is being transmitted to the PHY. It Is<br>synchronous to transmit clock.                                                                                                                                                    |
| MPP[35]/GE1[15] | I        | CMOS        | VDD_GE_B      | MII/MMII Receive Error<br>Indicates that an error symbol, a false carrier, or a carrier<br>extension symbol is detected on the cable. It is synchronous to<br>GE_RXCLK input.<br>NOTE: Multiplexed on MPP.                                                                        |

| Table 8: | Gigabit Ethernet Port0/1 Interface Pin Assignm | ents (Continued) |
|----------|------------------------------------------------|------------------|
|----------|------------------------------------------------|------------------|



## 1.2.7 Serial Management Interface (SMI) Interface Pin Assignments

| Pin Name | I/O        | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                              |
|----------|------------|-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GE_MDC   | t/s<br>O   | CMOS/       | VDD_GE_A      | Management Data Clock<br>MDC is derived from TCLK divided by 128.<br>Provides the timing reference for the transfer of the MDIO signal.                                  |
| GE_MDIO  | t/s<br>I/O | CMOS        | VDD_GE_A      | Management Data In/Out<br>Used to transfer control and status information between PHY<br>devices and the GbE controller.<br><b>NOTE:</b> An external pullup is required. |

#### Table 9: Serial Management Interface (SMI) Pin Assignments

## 1.2.8 USB 2.0 Interface Pin Assignments

Table 10: USB 2.0 Interface Pin Assignments

| Pin Name         | I/O | Pin<br>Type | Power<br>Rail | Description                    |
|------------------|-----|-------------|---------------|--------------------------------|
| USB_DP<br>USB_DM | I/O | CML         | USB_AVDD      | USB 2.0 Data Differential Pair |



## 1.2.9 JTAG Interface Pin Assignment

| Table 11: | JTAG  | Pin Assignment         |
|-----------|-------|------------------------|
|           | 01/10 | i in / toolgi intoitte |

| Pin Name    | I/O | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                         |
|-------------|-----|-------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| JT_CLK      | 1   | CMOS        | VDDO          | JTAG Clock<br>Clock input for the JTAG controller.<br><b>NOTE:</b> This pin is internally pulled down to 0.                                                         |
| JT_RSTn     | I   | CMOS        | VDDO          | JTAG Reset<br>When asserted, resets the JTAG controller.<br><b>NOTE:</b> This pin is internally pulled down to 0. <sup>1</sup>                                      |
| JT_TMS_CPU  | I   | CMOS        | VDDO          | CPU JTAG Mode Select<br>Controls CPU JTAG controller state.<br>Sampled with the rising edge of JT_CLK.<br><b>NOTE:</b> This pin is internally pulled up to 1.       |
| JT_TMS_CORE | I   | CMOS        | VDDO          | Core JTAG Mode Select<br>Controls the Core JTAG controller state.<br>Sampled with the rising edge of JT_CLK.<br><b>NOTE:</b> This pin is internally pulled up to 1. |
| JT_TDO      | 0   | CMOS        | VDDO          | JTAG Data Out<br>Driven on the falling edge of JT_CLK.                                                                                                              |
| JT_TDI      | I   | CMOS        | VDDO          | JTAG Data In<br>JTAG serial data input. Sampled with the JT_CLK rising edge.<br><b>NOTE:</b> This pin is internally pulled up to 1.                                 |

1. If this pull-down conflicts with other devices, the JTAG tool must not use this signal. This signal is not mandatory for the JTAG interface, since the TAP (Test Access Port) can be reset by driving the JT\_TMS signal HIGH for 5 JT\_CLK cycles.

## 1.2.10 Real Time Clock (RTC) Interface Pin Assignments

| Pin Name | I/O | Pin<br>Type | Power<br>Rail | Description                |
|----------|-----|-------------|---------------|----------------------------|
| RTC_XIN  | I   | Analog      | RTC_AVDD      | RTC Crystal Clock Input    |
| RTC_XOUT | 0   | Analog      | RTC_AVDD      | RTC Crystal Clock Feedback |

Table 12: RTC Interface Pin Assignments



## 1.2.11 NAND Flash Interface Pin Assignment

| Table 13: | NAND Flash | <b>Interface Pin</b> | Assignment |
|-----------|------------|----------------------|------------|
|-----------|------------|----------------------|------------|

| Pin Name   | I/O | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                                                                 |
|------------|-----|-------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NF_IO[7:0] | I/O | CMOS        | VDDO          | Data Input/Output<br>Used to output command, address and data, and to input data<br>during read operations.<br>NOTE: All of the NF_IO pins are multiplexed on the MPP pins<br>(see Section 4, Pin Multiplexing, on page 51) |
| NF_CLE     | 0   | CMOS        | VDDO          | Command Latch Enable<br>Controls the activating path for commands sent to the command<br>register.                                                                                                                          |
| NF_ALE     | 0   | CMOS        | VDDO          | Address Latch Enable<br>Controls the activating path for the address to the internal<br>address registers.                                                                                                                  |
| NF_CEn     | 0   | CMOS        | VDDO          | Chip Enable<br>Controls the device selection.                                                                                                                                                                               |
| NF_REn     | 0   | CMOS        | VDDO          | Read Enable<br>Controls the serial data-in.                                                                                                                                                                                 |
| NF_WEn     | 0   | CMOS        | VDDO          | Write Enable<br>Controls writes to the NF_IO[7:0] ports.                                                                                                                                                                    |
## 1.2.12 MPP Interface Pin Assignment

| Pin Name   | I/O        | Pin<br>Type | Power<br>Rail | Description                                  |
|------------|------------|-------------|---------------|----------------------------------------------|
| MPP[19:0]  | t/s<br>I/O | CMOS        | VDDO          | Multi Purpose Pin<br>Various functionalities |
| MPP[35:20] | t/s<br>I/O | CMOS        | VDD_GE_B      | Multi Purpose Pin<br>Various functionalities |
| MPP[49:36] | t/s<br>I/O | CMOS        | VDDO          | Multi Purpose Pin<br>Various functionalities |



The various functionalities of the MPP pins are detailed in Section 4, Pin Multiplexing, on page 51.



#### 1.2.13 Two-Wire Serial Interface (TWSI) Interface



All of the TWSI signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

| Table 15: | : Two-Wire Serial Interface (TWSI) Interface Pin Assignment | t |
|-----------|-------------------------------------------------------------|---|
|-----------|-------------------------------------------------------------|---|

| Pin Name | I/O        | Pin<br>Type | Power<br>Rail | Description                                                                                                                                                                      |
|----------|------------|-------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TW_SDA   | o/d<br>I/O | CMOS        | VDDO          | TWSI Port Serial Data<br>Address or write data driven by the TWSI master or read<br>response data driven by the TWSI slave.<br><b>NOTE:</b> Requires a pull-up resistor to VDDO. |
| TW_SCK   | o/d<br>I/O | CMOS        | VDDO          | TWSI Port Serial Clock<br>Serves as output when acting as an TWSI master.<br>Serves as input when acting as an TWSI slave.<br><b>NOTE:</b> Requires a pull-up resistor to VDDO.  |

#### 1.2.14 UART Interface



All of the UART signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

| Pin Name  | I/O | Pin<br>Type | Power<br>Rail | Description           |  |
|-----------|-----|-------------|---------------|-----------------------|--|
| UA0/1_RXD | I   | CMOS        | VDDO          | UART Port 0/1 RX Data |  |
| UA0/1_TXD | 0   | CMOS        | VDDO          | UART Port 0/1 TX Data |  |
| UA0/1_CTS | I   | CMOS        | VDDO          | Clear to Send         |  |
| UA0/1_RTS | 0   | CMOS        | VDDO          | Request to Send       |  |

Table 16: UART Port 0/1 Interface Pin Assignment



# 1.2.15 Audio (S/PDIF / I<sup>2</sup>S) Interface

- All of the Audio signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).
- If the Audio interface is not used, leave all of the signals unconnected.
  - The Audio signals are powered on VDDO or on VDD\_GE\_B, based on the pin multiplexing option.

| Pin Name         | I/O | Pin<br>Type | Power<br>Rail     | Description                                                                                                                                                                                                    |
|------------------|-----|-------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AU_SPDIFI        | I   | CMOS        | VDDO/<br>VDD_GE_B | S/PDIF In                                                                                                                                                                                                      |
| AU_SPDIFO        | 0   | CMOS        | VDDO/<br>VDD_GE_B | S/PDIF Out                                                                                                                                                                                                     |
| AU_<br>SPDFRMCLK | 0   | CMOS        | VDDO/<br>VDD_GE_B | S/PDIF Recovered Master Clock $(256 \times F_s)^1$<br>For the frequency of this clock, see the Audio External<br>Reference Clock section of Table 45, Reference Clock AC<br>Timing Specifications, on page 86. |
| AU_I2SBCLK       | 0   | CMOS        | VDDO/<br>VDD_GE_B | I <sup>2</sup> S Bit Clock (64 x F <sub>s</sub> )                                                                                                                                                              |
| AU_I2SDO         | 0   | CMOS        | VDDO/<br>VDD_GE_B | Transmitter Data Out                                                                                                                                                                                           |
| AU_I2SLRCLK      | 0   | CMOS        | VDDO/<br>VDD_GE_B | I <sup>2</sup> S Left/Right Clock (1 x F <sub>s</sub> )                                                                                                                                                        |
| AU_I2SMCLK       | 0   | CMOS        | VDDO/<br>VDD_GE_B | I <sup>2</sup> S Master Clock (256 x F <sub>s</sub> )                                                                                                                                                          |
| AU_I2SDI         | I   | CMOS        | VDDO/<br>VDD_GE_B | I <sup>2</sup> S Receiver Data In                                                                                                                                                                              |
| AU_EXTCLK        | I   | CMOS        | VDDO/<br>VDD_GE_B | External Audio Clock<br>For the frequency of this clock, see the Audio External<br>Reference Clock section of Table 45, Reference Clock AC<br>Timing Specifications, on page 86.                               |

#### Table 17: Audio (S/PDIF / I<sup>2</sup>S) Interface Signal Assignment

1.  $F_s$  is the audio sample rate.

## 1.2.16 Serial Peripheral Interface (SPI) Interface



All of the SPI signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

| Table 18: | Serial Peripheral Interface | (SPI) Interface Signal Assignment |
|-----------|-----------------------------|-----------------------------------|
|-----------|-----------------------------|-----------------------------------|

| Pin Name              | I/O | Pin Type | Power Rail | Description                                                               |
|-----------------------|-----|----------|------------|---------------------------------------------------------------------------|
| SPI_MOSI <sup>1</sup> | 0   | CMOS     | VDDO       | SPI Data Output<br>Data is output from the master and input to the slave. |
| SPI_MISO <sup>2</sup> | I   | CMOS     | VDDO       | SPI Data Input<br>Data is input to the master and output from the slave.  |
| SPI_SCK               | 0   | CMOS     | VDDO       | SPI Clock                                                                 |
| SPI_CSn               | 0   | CMOS     | VDDO       | SPI Chip Select<br><b>NOTE:</b> This pin requires an external pull up.    |

1. MOSI = Master Out Slave In.

2. MISO = Master In Slave Out.



## 1.2.17 Secure Digital Input/Output (SDIO) Interface



All of the SDIO signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

| Table 19: | Secure Digital Inpu | ut/Output (SDIO | ) Interface Signal | Assignment |
|-----------|---------------------|-----------------|--------------------|------------|
|           |                     |                 |                    |            |

| Pin Name  | I/O | Pin Type | Power Rail | Description                                                                                                                                                                                                                                |
|-----------|-----|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SD_CLK    | 0   | CMOS     | VDDO       | SDIO Clock                                                                                                                                                                                                                                 |
| SD_CMD    | I/O | CMOS     | VDDO       | SDIO Command<br>Used to transfer a command serially from the SDIO host to the<br>SDIO device. Used to transfer a command response serially<br>from the SDIO device to the SDIO host.<br><b>NOTE:</b> This pin requires a pull up on board. |
| SD_D[3:0] | I/O | CMOS     | VDDO       | SDIO Data Input/Output<br>Used to transfer data from the SDIO host to the SDIO device or<br>vice versa.<br><b>NOTE:</b> These pins require a pull up on board.                                                                             |

#### 1.2.18 Time Division Multiplexing (TDM) Interface

 All of the TDM signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

 The TDM signals are powered on VDDO or on VDD\_GE\_B, based on the pin multiplexing option (see Section 4, Pin Multiplexing, on page 51).

| Pin Name           | I/O | Pin Type | Power Rail        | Description                                                                                                                                                                                                                                                                                                                                                                                            |
|--------------------|-----|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDM_CH0_TX_<br>QL  | 0   | CMOS     | VDDO/<br>VDD_GE_B | TDM Channel0 Transmit Qualifier                                                                                                                                                                                                                                                                                                                                                                        |
| TDM_CH2_TX_<br>QL  | 0   | CMOS     | VDDO/<br>VDD_GE_B | TDM Channel2 Transmit Qualifier                                                                                                                                                                                                                                                                                                                                                                        |
| TDM_CH0_RX_<br>QL  | 0   | CMOS     | VDDO/<br>VDD_GE_B | TDM Channel0 Receive Qualifier                                                                                                                                                                                                                                                                                                                                                                         |
| TDM_CH2_RX_<br>QL  | 0   | CMOS     | VDDO/<br>VDD_GE_B | TDM Channel2 Receive Qualifier                                                                                                                                                                                                                                                                                                                                                                         |
| TDM_CODEC_<br>INTn | I   | CMOS     | VDDO/<br>VDD_GE_B | Interrupt Signal FROM the SLIC/codec                                                                                                                                                                                                                                                                                                                                                                   |
| TDM_CODEC_<br>RSTn | 0   | CMOS     | VDDO/<br>VDD_GE_B | SLIC/codec Reset Signal                                                                                                                                                                                                                                                                                                                                                                                |
| TDM_PCLK           | I/O | CMOS     | VDDO/<br>VDD_GE_B | PCM Audio Bit Clock                                                                                                                                                                                                                                                                                                                                                                                    |
| TDM_FS             | I/O | CMOS     | VDDO/<br>VDD_GE_B | TDM Frame Sync Signal                                                                                                                                                                                                                                                                                                                                                                                  |
| TDM_DRX            | I   | CMOS     | VDDO/<br>VDD_GE_B | PCM Audio Input Data (for recording)                                                                                                                                                                                                                                                                                                                                                                   |
| TDM_DTX            | 0   | CMOS     | VDDO/<br>VDD_GE_B | PCM Audio Output Data (for playback)                                                                                                                                                                                                                                                                                                                                                                   |
| TDM_SPI_CS[1:0]    | 0   | CMOS     | VDDO/<br>VDD_GE_B | Active low SPI chip selects driven by the host to the codec for register access. Always asserted for eight SCLK cycles at a time. Only Byte-by-Byte mode codec register read/write is supported.                                                                                                                                                                                                       |
| TDM_SPI_SCK        | 0   | CMOS     | VDDO/<br>VDD_GE_B | Serial SPI clock from the host to the codec for register access.<br>This is an RTO (return to one) clock. It toggles for eight cycles at<br>a time (for 1 byte transfer) during codec register access, then it<br>returns to high.<br>The host drives write data on TDM_SPI_MOSI on the negative<br>edge of TDM_SPI_SCK, and captures read data from the codec<br>on the positive edge of TDM_SPI_SCK. |

Table 20: Time Division Multiplexing (TDM) Interface Signal Assignment

Note



| Pin Name     | I/O | Pin Type | Power Rail        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------|-----|----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TDM_SPI_MOSI | Ο   | CMOS     | VDDO/<br>VDD_GE_B | Serial SPI data from the host to the codec for register access.<br>When TDM_SPI_CS is asserted low, the data is driven from the<br>host on the negative edge of TDM_SPI_SCK. It is always driven<br>for eight TDM_SPI_SCK cycles at a time.<br>In a byte, the data can be driven MSB or LSB first.                                                                                                                                                        |
| TDM_SPI_MISO | 1   | CMOS     | VDDO/<br>VDD_GE_B | Serial SPI read data from the CODEC to the host for register<br>access.<br>When TDM_SPI_CS is asserted low, this data is driven from<br>CODEC on negative edge of TDM_SPI_SCK. It is always driven<br>for eight TDM_SPI_SCK cycles at a time. The CODEC drives<br>data on this line only for a read operation, when it gets command<br>and address in previous bytes from the host on TDM_SPI_MOSI<br>In a byte, the data can be driven MSB or LSB first. |

#### Table 20: Time Division Multiplexing (TDM) Interface Signal Assignment (Continued)

#### 1.2.19 Transport Stream (TS) Interface

- All of the TS signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).
- Note The TS signals are powered on VDDO or on VDD\_GE\_B based on the pin multiplexing option (see Section 4, Pin Multiplexing ).

| Pin Name | I/O | Pin Type | Power Rail        | Description                                                                                                                                                                                                                                                                                                                                              |
|----------|-----|----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSMP[0]  | 1   | CMOS     | VDDO/<br>VDD_GE_B | EXT_CLK<br>External clock that can be used to drive the TS0_CLK and TS1_CLK                                                                                                                                                                                                                                                                              |
| TSMP[1]  | I/O | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>TS0_CLK</li> <li>Port0 TS clock.</li> <li>If TS0_VAL is used, the clock may be continuous.</li> <li>If TS0_VAL is not used, the clock may toggle only when valid data is available on TS0_DATA.</li> </ul>                                                                                                                                      |
| TSMP[2]  | I/O | CMOS     | VDDO/<br>VDD_GE_B | TS0_SYNC<br>Port0 Sync/Frame Start Indicator or Packet Clock.<br>The TS0_SYNC in parallel mode is a pulse that is active during<br>the first (Sync) byte of the TS packet. In serial mode, the<br>TS0_SYNC pulse may be active for the entire byte or only for the<br>first bit. The polarity is programmable to be either active high or<br>active low. |
| TSMP[3]  | I/O | CMOS     | VDDO/<br>VDD_GE_B | TS0_VAL<br>Port0 Valid Data Indicator<br>When this signal is used and is valid, it indicates that valid data is<br>present on TS0_DATA. TS0_VAL is active during the TS frame<br>packet data and inactive when there is no TS synchronization.<br>In output mode, the polarity of TS0_VAL is programmable to be<br>either active high or active low.     |
| TSMP[4]  | 1/0 | CMOS     | VDDO/<br>VDD_GE_B | TS0_ERR<br>Port0 Uncorrectable Packet Error<br>When this signal is used, an error indicates that the packet<br>contains an uncorrectable error, and therefore should not be<br>used.<br>In output mode, the TS0_ERR is active during the entire TS<br>frame.                                                                                             |
| TSMP[5]  | I/O | CMOS     | VDDO/<br>VDD_GE_B | TS0_DATA[0]<br>Port0 TS Data bit 0 in both parallel and serial modes.<br>In Serial mode TS0_DATA[0] is used as data input or output.                                                                                                                                                                                                                     |
| TSMP[6]  | 1/0 | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>Parallel Mode:<br/>TS0_DATA[1]: Port0 TS Data bit 1</li> <li>Serial Mode:<br/>TS1_CLK: Port1 TS clock.</li> <li>If TS1_VAL is used, the clock may be continuous.</li> <li>If TS1_VAL is not used, the clock may toggle only when<br/>valid data is available on TS1_DATA</li> </ul>                                                             |

 Table 21:
 Transport Stream (TS) Interface Signal Assignment



| Pin Name | I/O | Pin Type | Power Rail        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|-----|----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSMP[7]  | I/O | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>Parallel Mode:<br/>TS0_DATA[2]: Port0 TS Data bit 2</li> <li>Serial Mode:<br/>TS1_SYNC: Port1 Sync/Frame Start Indicator or Packet<br/>Clock.<br/>The TS1_SYNC pulse may be active for the entire byte or<br/>only for the first bit. The polarity is programmable to be either<br/>active high or active low</li> </ul>                                                                                                                               |
| TSMP[8]  | Ι/Ο | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>Parallel Mode:<br/>TS0_DATA[3]: Port0 TS Data bit 3</li> <li>Serial Mode:<br/>TS1_VAL: Port1Valid Data Indicator<br/>When this signal is used and is valid, it indicates that valid<br/>data is present on TS1_DATA[0].<br/>TS1_VAL is active during the TS frame packet data and<br/>inactive when there is no TS synchronization.<br/>In output mode, the polarity of TS1_VAL is programmable to<br/>be either active high or active low.</li> </ul> |
| TSMP[9]  | Ι/Ο | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>Parallel Mode:<br/>TS0_DATA[4]: Port0 TS Data bit 4</li> <li>Serial Mode:<br/>TS1_ERR: Port1 Uncorrectable Packet Error<br/>When this signal is used, an error indicates that the packet<br/>contains an uncorrectable error, and, therefore, should not<br/>be used.<br/>In output mode the TS1_ERR is active during the entire TS<br/>frame.</li> </ul>                                                                                              |
| TSMP[10] | I/O | CMOS     | VDDO/<br>VDD_GE_B | <ul> <li>Parallel Mode:<br/>TS0_DATA[5]: Port0 TS Data bit 5</li> <li>Serial Mode:<br/>TS1_DATA[0]: Port1 TS Data bit 0, used as data input or<br/>output.</li> </ul>                                                                                                                                                                                                                                                                                           |
| TSMP[11] | I/O | CMOS     | VDDO/<br>VDD_GE_B | TS0_DATA[6]<br>Port0 TS Data bit 6<br>This pin is only valid in Parallel mode.                                                                                                                                                                                                                                                                                                                                                                                  |
| TSMP[12] | I/O | CMOS     | VDDO/<br>VDD_GE_B | TS0_DATA[7]<br>Port0 TS Data bit 7<br>This pin is only valid in Parallel mode.                                                                                                                                                                                                                                                                                                                                                                                  |

| Table 21: | Transport Stream | (TS | ) Interface Signal | Assignment | (Continued) |
|-----------|------------------|-----|--------------------|------------|-------------|
|           |                  |     |                    |            |             |

## 1.2.20 Precise Timing Protocol (PTP) Interface



All of the PTP signals are multiplexed on the MPP pins (see Section 4, Pin Multiplexing, on page 51).

| Pin Name      | I/O | Pin Type | Power Rail | Description                         |
|---------------|-----|----------|------------|-------------------------------------|
| PTP_CLK       | I   | CMOS     | VDDO       | PTP Clock                           |
| PTP_EVENT_REQ | I   | CMOS     | VDDO       | Trigger generation to the PTP core. |
| PTP_TRIG_GEN  | 0   | CMOS     | VDDO       | Trigger generated by the PTP core.  |



# 1.3 Internal Pull-up and Pull-down Pins

Some pins of the device package are connected to internal pull-up and pull-down resistors. When these pins are Not Connected (NC) on the system board, these resistors set the default value for input and sample at reset configuration pins.

The internal pull-up and pull-down resistor value is 50 k $\Omega$ . An external resistor with a lower value can override this internal resistor.

| Pin Name    | Pin Number | Pull up/Pull down |
|-------------|------------|-------------------|
| GE_TXD[0]   | H02        | Pull down         |
| GE_TXD[1]   | H01        | Pull down         |
| GE_TXD[2]   | H03        | Pull up           |
| GE_TXD[3]   | H04        | Pull up           |
| GE_TXCTL    | J04        | Pull down         |
| GE_MDC      | L03        | Pull up           |
| JT_TMS_CORE | T14        | Pull up           |
| JT_RSTn     | T15        | Pull down         |
| JT_TDI      | R14        | Pull up           |
| JT_TMS_CPU  | V15        | Pull up           |
| NF_ALE      | R10        | Pull up           |
| NF_REn      | U11        | Pull down         |
| NF_CLE      | R11        | Pull down         |
| NF_CEn      | V11        | Pull up           |
| NF_WEn      | V12        | Pull up           |
| MRn         | F04        | Pull up           |
| MPP[1]      | V08        | Pull down         |
| MPP[2]      | V07        | Pull down         |
| MPP[3]      | V09        | Pull down         |
| MPP[4]      | Т09        | Pull up           |
| MPP[5]      | T10        | Pull up           |
| MPP[7]      | R06        | Pull up           |
| MPP[10]     | R07        | Pull down         |
| MPP[11]     | T07        | Pull up           |
| MPP[12]     | U12        | Pull down         |
| MPP[14]     | V13        | Pull up           |
| MPP[18]     | V10        | Pull up           |
| MPP[19]     | U10        | Pull up           |
| MPP[33]     | N03        | Pull down         |

#### Table 23: Internal Pull-up and Pull-down Pins

# 2 Unused Interface Strapping

Table 24 lists the signal strapping to be used for systems in which some of the device interfaces are unused (not connected).

| Unused Interface | Strapping                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ethernet SMI     | Pull up GE_MDIO.                                                                                                                                                                                                                                                                                                                                                                                    |
| MPP              | <ul> <li>Configure any unused MPP pin to GPIO output.</li> <li>Leave the power supply connected.</li> <li>If the related power supply is VDDO, leave it connected to 3.3V.</li> <li>If the related power supply is VDD_GE_B, leave it connected to either 3.3V or 1.8V.</li> </ul>                                                                                                                  |
| USB              | Discard the power filter.<br>Leave USB_AVDD connected to 3.3V.<br>All other signals can be left unconnected.                                                                                                                                                                                                                                                                                        |
| PCI Express      | Discard the analog power filters.<br>Leave PEX_AVDD connected to 1.8V.<br>Pull down the PEX_CLK_N signal through a 50 k $\Omega$ resistor to GND.<br>Pull up the PEX_CLK_P signal through a 16 k $\Omega$ resistor to 1.8V.<br>All other signals can be left unconnected.<br>Configure the PEX_CLK_P and PEX_CLK_N signals as inputs, as indicated in Table 32,<br>Reset Configuration, on page 67. |
| SATA             | Discard the analog power filters.<br>SATA0_AVDD/SATA1_AVDD can be left unconnected.                                                                                                                                                                                                                                                                                                                 |
| RTC              | Connect RTC_AVDD, RTC_AVSS, RTC_XIN, and RTC_XOUT to GND.                                                                                                                                                                                                                                                                                                                                           |
| SSCG             | Discard the power filter.<br>Leave SSCG_AVDD connected to 1.8V.                                                                                                                                                                                                                                                                                                                                     |
| eFuse            | Connect VHV to VDD                                                                                                                                                                                                                                                                                                                                                                                  |

| Table 24: | Unused | Interface | Strapping |
|-----------|--------|-----------|-----------|
|-----------|--------|-----------|-----------|



# **3** 88F6281 Pin Map and Pin List

The 88F6281 pin list is provided as an Excel file attachment.

To open the attached Excel pin list file, double-click the pin icons below:



88F6281 Pin Map and Pin List.xls



File attachments are only supported by Adobe Reader 6.0 and above. To download the latest version of free Adobe Reader go to <u>http://www.adobe.com</u>.

# **4** Pin Multiplexing

# 4.1 Multi-Purpose Pins Functional Summary

The 88F6281 device contains 50 Multi-Purpose Pins (MPP). Each one can be assigned to a different functionality through the MPP Control register.

- General Purpose pins: MPP[5:0] and MPP[49:7]:
  - GPIO (input/output): MPP[0], MPP[4], MPP[9:8], MPP[11], MPP[17:13], MPP[32:20], and MPP[49:34]
  - GPO (output): MPP[3:1], MPP[5], MPP[7], MPP[10], MPP[12], MPP[19:18], and MPP[33]
- SYSRST\_OUTn: Reset request from the device to the board reset logic. This pin is an output. SYSRST\_OUTn is the default setting for MPP[6].
- PEX\_RST\_OUTn: Optional PCI Express Endpoint card reset output.
- MII/MMII/GMII/RGMII interface signals
- SATA0/1\_ACTn/SATA0/1\_PRESENTn (port 0 and port 1): SATA active and SATA present indications—see the SATA section in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.
- NF\_IO[7:0] (NAND Flash data [7:0])
- SPI interface: SPI\_MOSI, SPI\_MISO, SPI\_SCK, SPI\_CSn
- UART interface (port 0 and port 1): Transmit and receive functions: UA0\_TXD, UA0\_RXD, UA1\_TXD, UA1\_RXD, and Modem control functions: UA0\_RTSn, UA0\_CTSn, UA1\_RTSn, UA1\_CTSn
- SDIO interface: SD\_CLK, SD\_CMD, SD\_D[3:0]
- Audio interface signals: AU\_SPDIFI, AU\_SPDIFO, AU\_SPDIFRMCLK, AU\_I2SBCLK, AU\_I2SDO, AU\_I2SLRCLK, AU\_I2SMCLK, AU\_I2SDI, AU\_EXTCLK
- TS (Transport Stream) interface signals: TSMP[12:0]
- TDM/SPI interface signals: TDM\_CH0/2\_TX\_QL, TDM\_CH0/2\_RX\_QL, TDM\_SPI\_CS0/1, TDM\_SPI\_SCK, TDM\_SPI\_MOSI, TDM\_SPI\_MISO, TDM\_CODEC\_INTn, TDM\_CODEC\_RSTn, TDM\_PCLK, TDM\_FS, TDM\_DRX, TDM\_DTX
- PTP signals: PTP\_EVENT\_REQ, PTP\_TRIG\_GEN, PTP\_CLK
- TWSI signals: TW\_SDA, TW\_SCK



MPP pins can be assigned to different functionalities through the MPP Control register, as shown in Table 25.

| MPP[19:0]: | MPP[35:20]: | MPP[49:36]: |
|------------|-------------|-------------|
| GPIO       | GPIO        | GPIO        |
| SATA LEDs  | SATA LEDs   | Audio       |
| NAND flash | GbE         | TDM         |
| TWSI       | Audio       | TS          |
| UART       | TDM         |             |
| SPI        | TS          |             |
| РТР        | PTP         |             |
| SDIO       |             |             |

Table 26 lists the functionality of the MPP pins, as determined by the MPP Multiplex register, see the Pins Multiplexing Interface Registers section in the *88F6180*, *88F6190*, *88F6192*, *and 88F6281 Functional Specifications*.

 Table 26:
 MPP Function Summary

| Pin name | 0x0                    | 0x1                    | 0x2               | 0x3                    | 0x4                          | 0x5                          | 0xC                    | 0xD              |
|----------|------------------------|------------------------|-------------------|------------------------|------------------------------|------------------------------|------------------------|------------------|
| MPP[0]   | GPIO[0]<br>(in/out)    | NF_IO[2]<br>(in/out)   | SPI_SCn<br>(out)  | -                      | -                            | -                            | -                      | -                |
| MPP[1]   | GPO[1] (out<br>only)   | NF_IO[3]<br>(in/out)   | SPI_MOSI<br>(out) | -                      | -                            | -                            | -                      | -                |
| MPP[2]   | GPO[2] (out<br>only)   | NF_IO[4]<br>(in/out)   | SPI_SCK<br>(out)  | -                      | -                            | -                            | -                      | -                |
| MPP[3]   | GPO[3] (out<br>only)   | NF_IO[5]<br>(in/out)   | SPI_MISO<br>(in)  | -                      | -                            | -                            | -                      | -                |
| MPP[4]   | GPIO[4]<br>(in/out)    | NF_IO[6]<br>(in/out)   | UA0_RXD<br>(in)   | -                      | -                            | SATA1_AC<br>Tn (out)         | -                      | PTP_CLK<br>(in)  |
| MPP[5]   | GPO[5] (out<br>only)   | NF_IO[7]<br>(in/out)   | UA0_TXD<br>(out)  | -                      | PTP_TRIG_<br>GEN (out)       | SATA0_AC<br>Tn (out)         | -                      | -                |
| MPP[6]   | -                      | SYSRST_O<br>UTn (out)  | SPI_MOSI<br>(out) | PTP_TRIG_<br>GEN (out) | -                            | -                            | -                      | -                |
| MPP[7]   | GPO[7] (out<br>only)   | PEX_RST_<br>OUTn (out) | SPI_SCn<br>(out)  | PTP_TRIG_<br>GEN (out) | -                            | -                            | -                      | -                |
| MPP[8]   | GPIO[8]<br>(in/out)    | TW_SDA<br>(in/out)     | UA0_RTS<br>(out)  | UA1_RTS<br>(out)       | MII0_RXER<br>R (in)          | SATA1_PR<br>ESE NTn<br>(out) | PTP_CLK<br>(in)        | MII0_COL<br>(in) |
| MPP[9]   | GPIO[9]<br>(in/out)    | TW_SCK<br>(in/out)     | UA0_CTS<br>(in)   | UA1_CTS<br>(in)        | -                            | SATA0_PR<br>ESE NTn<br>(out) | PTP_EVEN<br>T_REQ (in) | MII0_CRS<br>(in) |
| MPP[10]  | GPO [10]<br>(out only) | -                      | SPI_SCK<br>(out)  | UA0_TXD<br>(out)       | -                            | SATA1_AC<br>Tn (out)         | PTP_TRIG_<br>GEN (out) | -                |
| MPP[11]  | GPIO[11]<br>(in/out)   | -                      | SPI_MISO<br>(in)  | UA0_RXD<br>(in)        | PTP_EVEN<br>T_REQ (in)       | SATA0_AC<br>Tn (out)         | PTP_TRIG_<br>GEN (out) | PTP_clk<br>(in)  |
| MPP[12]  | GPO[12]<br>(out only)  | SD_CLK<br>(out)        | -                 | -                      | -                            | -                            | -                      | -                |
| MPP[13]  | GPIO[13]<br>(in/out)   | SD_CMD<br>(in/out)     | -                 | UA1_TXD<br>(out)       | -                            | -                            | -                      | -                |
| MPP[14]  | GPIO[14]<br>(in/out)   | SD_D[0]<br>(in/out)    | -                 | UA1_RXD<br>(in)        | SATA1_PR<br>ESE NTn<br>(out) | -                            | -                      | MII0_COL<br>(in) |
| MPP[15]  | GPIO[15]<br>(in/out)   | SD_D[1]<br>(in/out)    | UA0_RTS<br>(out)  | UA1_TXD<br>(out)       | SATA0_AC<br>Tn (out)         | -                            | -                      | -                |
| MPP[16]  | GPIO[16]<br>(in/out)   | SD_D[2]<br>(in/out)    | UA0_CTS<br>(in)   | UA1_RXD<br>(in)        | SATA1_AC<br>Tn (out)         | -                            | -                      | MII0_CRS<br>(in) |
| MPP[17]  | GPIO[17]<br>(in/out)   | SD_D[3]<br>(in/out)    | -                 | -                      | SATA0_PR<br>ESE NTn<br>(out) | -                            | -                      | -                |



#### Table 26: MPP Function Summary (Continued)

| Pin name | 0x0                   | 0x1                  | 0x2                         | 0x3     | 0x4                        | 0x5                         | 0xC                 | 0xD |
|----------|-----------------------|----------------------|-----------------------------|---------|----------------------------|-----------------------------|---------------------|-----|
| MPP[18]  | GPO[18]<br>(out only) | NF_IO[0]<br>(in/out) | -                           | -       | -                          | -                           | -                   | -   |
| MPP[19]  | GPO[19]<br>(out only) | NF_IO[1]<br>(in/out) | -                           | -       | -                          | -                           | -                   | -   |
| MPP[20]  | GPIO[20]<br>(in/out)  | TSMP[0]<br>(in/out)  | TDM_CH0_<br>TX_QL (out)     | GE1[0]  | AU_SPDIFI<br>(in)          | SATA1_AC<br>Tn (out)        | -                   | -   |
| MPP[21]  | GPIO[21]<br>(in/out)  | TSMP[1]<br>(in/out)  | TDM_CH0_<br>RX_QL (out)     | GE1[1]  | AU_SPDIF<br>O (out)        | SATA0_AC<br>Tn (out)        | -                   | -   |
| MPP[22]  | GPIO[22]<br>(in/out)  | TSMP[2]<br>(in/out)  | TDM_CH2_<br>TX_QL (out)     | GE1[2]  | AU_SPDIF<br>RMCLK(out<br>) | SATA1_PR<br>ESENTn<br>(out) | -                   | -   |
| MPP[23]  | GPIO[23]<br>(in/out)  | TSMP[3]<br>(in/out)  | TDM_CH2_<br>RX_QL (out)     | GE1[3]  | AU_I2SBCL<br>K (out)       | SATA0_PR<br>ESENTn<br>(out) | -                   | -   |
| MPP[24]  | GPIO[24]<br>(in/out)  | TSMP[4]<br>(in/out)  | TDM_SPI_<br>CS0 (out)       | GE1[4]  | AU_I2SDO<br>(out)          | -                           | -                   | -   |
| MPP[25]  | GPIO[25]<br>(in/out)  | TSMP[5]<br>(in/out)  | TDM_SPI_<br>SCK (out)       | GE1[5]  | AU_I2SLRC<br>LK (out)      | -                           | -                   | -   |
| MPP[26]  | GPIO[26]<br>(in/out)  | TSMP[6]<br>(in/out)  | TDM_SPI_<br>MISO (in)       | GE1[6]  | AU_I2SMC<br>LK (out)       | -                           | -                   | -   |
| MPP[27]  | GPIO[27]<br>(in/out)  | TSMP[7]<br>(in/out)  | TDM_SPI_<br>MOSI (out)      | GE1[7]  | AU_l2SDI<br>(in)           | -                           | -                   | -   |
| MPP[28]  | GPIO[28]<br>(in/out)  | TSMP[8]<br>(in/out)  | TDM_COD<br>EC_INTn<br>(in)  | GE1[8]  | AU_EXTCL<br>K (in)         | -                           | -                   | -   |
| MPP[29]  | GPIO[29]<br>(in/out)  | TSMP[9]<br>(in/out)  | TDM_COD<br>EC_RSTn<br>(out) | GE1[9]  | -                          | -                           | -                   | -   |
| MPP[30]  | GPIO[30]<br>(in/out)  | TSMP[10]<br>(in/out) | TDM_PCLK<br>(in/out)        | GE1[10] | -                          | -                           | -                   | -   |
| MPP[31]  | GPIO[31]<br>(in/out)  | TSMP[11]<br>(in/out) | TDM_FS<br>(in/out)          | GE1[11] | -                          | -                           | -                   | -   |
| MPP[32]  | GPIO[32]<br>(in/out)  | TSMP[12]<br>(in/out) | TDM_DRX<br>(in)             | GE1[12] | -                          | -                           | -                   | -   |
| MPP[33]  | GPO[33]<br>(out only) | -                    | TDM_DTX<br>(out)            | GE1[13] | -                          | -                           | -                   | -   |
| MPP[34]  | GPIO[34]<br>(in/out)  | -                    | TDM_SPI_<br>CS1 (out)       | GE1[14] | -                          | SATA1_AC<br>Tn (out)        | -                   | -   |
| MPP[35]  | GPIO[35]<br>(in/out)  | -                    | TDM_CH0_<br>TX_QL (out)     | GE1[15] | -                          | SATA0_AC<br>Tn (out)        | MII0_RXER<br>R (in) | -   |

| Pin name | 0x0                  | 0x1                  | 0x2                         | 0x3 | 0x4                        | 0x5             | 0xC | 0xD |
|----------|----------------------|----------------------|-----------------------------|-----|----------------------------|-----------------|-----|-----|
| MPP[36]  | GPIO[36]<br>(in/out) | TSMP[0]<br>(in/out)  | TDM_SPI_<br>CS1 (out)       | -   | AU_SPDIFI<br>(in)          | -               | -   | -   |
| MPP[37]  | GPIO[37]<br>(in/out) | TSMP[1]<br>(in/out)  | TDM_CH2_<br>TX_QL (out)     | -   | AU_SPDIF<br>O (out)        | -               | -   | -   |
| MPP[38]  | GPIO[38]<br>(in/out) | TSMP[2]<br>(in/out)  | TDM_CH2_<br>RX_QL (out)     | -   | AU_SPDIF<br>RMCLK<br>(out) | -               | -   | -   |
| MPP[39]  | GPIO[39]<br>(in/out) | TSMP[3]<br>(in/out)  | TDM_SPI_<br>CS0 (out)       | -   | AU_I2SBCL<br>K (out)       | -               | -   | -   |
| MPP[40]  | GPIO[40]<br>(in/out) | TSMP[4]<br>(in/out)  | TDM_SPI_<br>SCK (out)       | -   | AU_l2SDO<br>(out)          | -               | -   | -   |
| MPP[41]  | GPIO[41]<br>(in/out) | TSMP[5]<br>(in/out)  | TDM_SPI_<br>MISO (in)       | -   | AU_I2SLRC<br>LK (out)      | -               | -   | -   |
| MPP[42]  | GPIO[42]<br>(in/out) | TSMP[6]<br>(in/out)  | TDM_SPI_<br>MOSI (out)      | -   | AU_I2SMC<br>LK (out)       | -               | -   | -   |
| MPP[43]  | GPIO[43]<br>(in/out) | TSMP[7]<br>(in/out)  | TDM_COD<br>EC_INTn<br>(in)  | -   | AU_I2SDI<br>(in)           | -               | -   | -   |
| MPP[44]  | GPIO[44]<br>(in/out) | TSMP[8]<br>(in/out)  | TDM_COD<br>EC_RSTn<br>(out) | -   | AU_EXTCL<br>K (in)         | -               | -   | -   |
| MPP[45]  | GPIO[45]<br>(in/out) | TSMP[9]<br>(in/out)  | TDM_PCLK<br>(in/out)        | -   | -                          | -               | -   | -   |
| MPP[46]  | GPIO[46]<br>(in/out) | TSMP[10]<br>(in/out) | TDM_FS<br>(in/out)          | -   | -                          | -               | -   | -   |
| MPP[47]  | GPIO[47]<br>(in/out) | TSMP[11]<br>(in/out) | TDM_DRX<br>(in)             | -   | -                          | -               | -   | -   |
| MPP[48]  | GPIO[48]<br>(in/out) | TSMP[12]<br>(in/out) | TDM_DTX<br>(out)            | -   | -                          | -               | -   | -   |
| MPP[49]  | GPIO[49]<br>(in/out) | -                    | TDM_CH0_<br>RX_QL (out)     | -   | -                          | PTP_CLK<br>(in) | -   | -   |

Table 26: MPP Function Summary (Continued)



Note

For MPPs assigned as NAND flash and SPI flash, wake-up mode after reset depends on Boot mode (see the Boot Device field in Table 32, Reset Configuration, on page 67):

- When Boot mode is NAND Flash, MPP[5:0] and MPP[19:18] wake up after reset in NAND Flash mode.
- When Boot mode is SPI Flash, either MPP[3:0] or {MPP[3:1] and MPP[7]} wake up after reset in SPI mode, (according to boot mode configured by reset strap pins).
- Pin MPP[6] wakes up after reset in 0x1 mode (SYSRST\_OUTn)
- Pin MPP[7] wakes up after reset:
  - As SPI\_CSn, if the boot device—selected according to boot device reset strapping—is 0x2 (boot from SPI flash, SPI\_CSn on MPP[7]).
  - As PEX\_RST\_OUTn, if the boot device—selected according to boot device reset strapping—is any option other than 0x2.
- When TWSI serial ROM initialization is enabled (see TWSI Serial ROM Initialization in Table 32, Reset Configuration, on page 67), MPP[8] and MPP[9] wake up as TWSI data and clock pins, respectively.
- All other MPP interface pins wake up after reset in 0x0 mode (GPIO/GPO) and are default set to Data Output disabled (Tri-State). Therefore, those MPPs that are GPIO are in fact inputs, and those that are GPO are Tri-State.
- The SPI interface can be configured using one of the following sets of MPP pins:
  - MPP[3:0]
  - MPP[11], MPP[10], MPP[7], and MPP[6]
  - MPP[3:1] and MPP[7]
- Do not configure *both* MPP[3] and MPP[11] as SPI\_MISO.
- UART0 and UART1 signals are duplicated on a few MPPs. The UART0 or UART1 signals must not be configured to more than one MPP.
- When selecting the MII/MMII interface (MPP[35:20]) and the TDM interface (MPP[49:35]), the TDM signal TDM\_CH0\_TX\_QL and the MII/MMII signal MII1\_RXERR are both multiplexed on MPP[35]. However, MPP[35] can only be configured to one of these functions at a time.
- Some of the MPP pins are sampled during SYSRSTn de-assertion to set the device configuration. These pins must be set to the correct value during reset (see Section 6.5, Pins Sample Configuration, on page 66).
- Pins that are left as GPIO and are not connected should be set to output after SYSRSTn de-assertion.

# 4.2 Gigabit Ethernet (GbE) Pins Multiplexing on MPP

The 88F6281 has 14 dedicated pins for its GbE port. (12 RGMII pins, an MDC pin, and an MDIO pin).

For the 88F6281, additional GbE interface pins are multiplexed on the MPPs, to serve as the following interfaces to an external PHY or switch.

- Two RGMII ports
- One RGMII port and one MMII/MII port (either port 0 as RGMII and port 1 as MMII/MII or port 0 as MMII/MII and port 1 as RGMII)
- One GMII port (port 0)

Table 27 summarizes the GbE port pins multiplexing.

Table 27: Ethernet Ports Pins Multiplexing

| Pin Name                  | 1xGMII                  | RGMII0+MII1/<br>MMII1    | 2xRGMII                  | MIIO/MMIIO+<br>RGMII1    |
|---------------------------|-------------------------|--------------------------|--------------------------|--------------------------|
| GE_TXCLKOUT               | GMII0_TXCLKOUT<br>(out) | RGMII0_TXCLKOUT<br>(out) | RGMII0_TXCLKOUT<br>(out) | MII0_TXCLK (in)          |
| GE_TXD[3:0]               | GMII0_TXD[3:0] (out)    | RGMII0_TXD[3:0]<br>(out) | RGMII0_TXD[3:0]<br>(out) | MII0_TXD[3:0] (out)      |
| GE_TXCTL                  | GMII0_TXEN (out)        | RGMII0_TXCTL (out)       | RGMII0_TXCTL (out)       | MII0_TXEN (out)          |
| GE_RXD[3:0]               | GMII0_RXD[3:0] (in)     | RGMII0_RXD[3:0] (in)     | RGMII0_RXD[3:0] (in)     | MII0_RXD[3:0] (in)       |
| GE_RXCTL                  | GMII0_RXDV (in)         | RGMII0_RXCTL (in)        | RGMII0_RXCTL (in)        | MII0_RXDV (in)           |
| GE_RXCLK                  | GMII0_RXCLK (in)        | RGMII0_RXCLK (in)        | RGMII0_RXCLK (in)        | MII0_RXCLK (in)          |
| MPP[8] or<br>MPP[35]      | NA                      | NA                       | NA                       | MII0_RXERR (in)          |
| MPP[8] or<br>MPP[14]      | NA                      | NA                       | NA                       | MII0_COL (in)            |
| MPP[9] or<br>MPP[16]      | NA                      | NA                       | NA                       | MII0_CRS (in)            |
| MPP [23:20] /<br>GE1[3:0] | GMII0_TXD[7:4] (out)    | MII1_TXD[3:0] (out)      | RGMII1_TXD[3:0]<br>(out) | RGMII1_TXD[3:0]<br>(out) |
| MPP_[27:24] /<br>GE1[7:4] | GMII0_RXD[7:4] (in)     | MII1_RXD[3:0] (in)       | RGMII1_RXD[3:0] (in)     | RGMII1_RXD[3:0] (in)     |
| MPP_28 /<br>GE1[8]        | GMII0_COL (in)          | MII1_COL (in)            | NA                       | NA                       |
| MPP_29 /<br>GE1[9]        | GMII0_TXCLK (in)        | MII1_TXCLK (in)          | NA                       | NA                       |
| MPP_30 /<br>GE1[10]       | GMII0_RXERR (in)        | MII1_RXDV (in)           | RGMII1_RXCTL (in)        | RGMII1_RXCTL (in)        |
| MPP_31 /<br>GE1[11]       | NA                      | MII1_RXCLK (in)          | RGMII1_RXCLK (in)        | RGMII1_RXCLK (in)        |
| MPP_32 /<br>GE1[12]       | GMII0_CRS (in)          | MII1_CRS (in)            | RGMII1_TXCLKOUT<br>(out) | RGMII1_TXCLKOUT<br>(out) |
| MPP_33 /<br>GE1[13]       | GMII0_TXERR (out)       | MII1_TXERR (out)         | RGMII1_TXCTL (out)       | RGMII1_TXCTL (out)       |



#### Table 27: Ethernet Ports Pins Multiplexing (Continued)

| Pin Name            | 1xGMII | RGMII0+MII1/<br>MMII1 | 2xRGMII | MIIO/MMIIO+<br>RGMII1 |
|---------------------|--------|-----------------------|---------|-----------------------|
| MPP_34 /<br>GE1[14] | NA     | MII1_TXEN (out)       | NA      | NA                    |
| MPP_35 /<br>GE1[15] | NA     | MII1_RXERR (in)       | NA      | NA                    |



When using Gigabit Ethernet signals on MPPs, all relevant Gigabit Ethernet signals (except those marked as NA) must be implemented. For example, if using MII, and the chosen PHY does not have an MII\_RXERR out signal, the MII\_RX\_ERR (in) (MPP[35]) must still be configured accordingly and must have a pull-down resistor.

# 4.3 TSMP (TS Multiplexing Pins) on MPP

The TS interface can be configured to one of five modes:

- One or two serial in interfaces
- One or two serial out interfaces
- Serial in and serial out interface
- Parallel in interface
- Parallel out interface

In parallel in or serial in mode, all TS signals are inputs.

In parallel out or serial out mode, all TS signals are outputs.

Table 28 summarizes the TS port pins multiplexing.

#### Table 28: TS Port Pin Multiplexing

| Pin<br>Name | Functionality in TS serial modes<br>2x in/2x out/in+out | Functionality in TS parallel in/out mode |
|-------------|---------------------------------------------------------|------------------------------------------|
| TSMP[0]     | EXT_CLK (in) EXT_CLK (in)                               |                                          |
| TSMP[1]     | TS0_CLK (in/out))                                       | TS0_CLK (in/out))                        |
| TSMP[2]     | TS0_SYNC(in/out))                                       | TS0_SYNC(in/out))                        |
| TSMP[3]     | TS0_VAL (in/out))                                       | TS0_VAL (in/out))                        |
| TSMP[4]     | TS0_ERR (in/out))                                       | TS0_ERR (in/out))                        |
| TSMP[5]     | TS0_DATA[0] (in/out)                                    | TS0_DATA[0] (in/out)                     |
| TSMP[6]     | TS1_CLK (in/out))                                       | TS0_DATA[1] (in/out))                    |
| TSMP[7]     | TS1_SYNC(in/out))                                       | TS0_DATA[2] (in/out))                    |
| TSMP[8]     | TS1_VAL (in/out))                                       | TS0_DATA[3] (in/out))                    |
| TSMP[9]     | TS1_ERR (in/out))                                       | TS0_DATA[4] (in/out))                    |
| TSMP[10]    | TS1_DATA[0] (in/out)                                    | TS0_DATA[5] (in/out))                    |
| TSMP[11]    | NA                                                      | TS0_DATA[6] (in/out))                    |
| TSMP[12]    | NA                                                      | TS0_DATA[7] (in/out))                    |



# 5 Clocking

Table 29 lists the clocks in the 88F6281.

#### Table 29: 88F6281Clocks

| Clock Type  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU PLL     | <ul> <li>Reference clock:<br/>REF_CLK_XIN (25 MHz)</li> <li>Derivative clocks:<br/>- CPU clock</li> <li>L2 cache clock</li> <li>DDR Clock (the Mbus-L uses the DDR clock.)</li> <li>NOTE: See Table 32, Reset Configuration, on page 67 for CPU, L2 cache and<br/>DDR frequency configuration.</li> <li>L2 cache clock frequency must be equal or higher then DDR clock<br/>frequency.</li> <li>If the SSCG enable bit in the Sampled at Reset register is set, then the<br/>SSCG circuit is applied for the CPU PLL reference clock (refer to the<br/>Sampled at Reset register in the 88F6180, 88F6190, 88F6192, and<br/>88F6281 Functional Specifications).</li> </ul> |
| Core PLL    | <ul> <li>Reference clock:<br/>REF_CLK_XIN (25 MHz)</li> <li>Derivative clocks:         <ul> <li>TCLK (core clock, 200 MHz)</li> <li>SDIO Clock (100 MHz)</li> <li>Gigabit Ethernet Clock (125 MHz)</li> <li>TS unit Clock(100/91/83/77MHz)</li> <li>SPI clock (TCLK/30–TCLK/4 MHz)</li> <li>SMI clock (TCLK/128 MHz)</li> <li>TWSI clock (up to TCLK/1600)</li> </ul> </li> <li>NOTE: See Table 32, Reset Configuration, on page 67 for TCLK frequency configuration.</li> <li>NOTE: See the TS Interface Configuration register in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications for TS clock frequency configuration.</li> </ul>                 |
| PEX PHY     | <ul> <li>There are two options for the reference clock configuration, depending on the PCI Express clock 100 MHz differential clock:</li> <li>The device uses an external source for PCI Express clock. The PEX_CLK_P pin is an input.</li> <li>The device uses an internal generated clock for PCI Express clock. The PEX_CLK_P pin is an output, driving out the PCI Express differential clock.</li> </ul>                                                                                                                                                                                                                                                             |
| USB PHY PLL | Reference clock:<br>REF_CLK_XIN (25 MHz)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

| Clock Type   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SATA PHY PLL | <ul> <li>Reference clock:<br/>REF_CLK_XIN (25 MHz)</li> <li>Derivative clock:<br/>SATA Clock (150 MHz)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RTC          | Reference clock:<br>RTC_XIN (32.768 kHz)<br>Used for real time clock functionality, see the Real Time Clock section in the<br>88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| РТР          | <ul> <li>Reference clock:<br/>PTP_CLK (125 MHz)</li> <li>The PTP_CLK can be used for the following functions:</li> <li>PTP time stamp clock<br/>Two options for reference clock: <ul> <li>PTP_CLK</li> <li>Gigabit Ethernet Clock (125 MHz)</li> </ul> </li> <li>TS unit clock<br/>Two options for reference clock: <ul> <li>PTP_CLK/2</li> <li>Core PLL</li> </ul> </li> <li>Audio unit clock<br/>Two options for reference clock: <ul> <li>PTP_CLK/2</li> <li>Core PLL</li> </ul> </li> <li>Audio unit clock<br/>Two options for reference clock: <ul> <li>PTP_CLK</li> <li>REF_CLK_XIN (25 MHz)</li> </ul> </li> <li>For clocking configuration registers, see the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.</li> </ul> |

The following table lists the supported combinations of the CPU\_CLK Frequency select, CPU\_CLK to DDR CLK ratio, and to CPU\_CLK to CPU L2 clock ratio (see Section 6.5, Pins Sample Configuration, on page 66).

 Table 30:
 Supported Clock Combinations

| DDR Clock<br>(MHz)       | CPU to DDR<br>Clock Ratio  | CPU Clock<br>(MHz) | CPU to L2<br>Clock Ratio | L2 Clock<br>(MHz) |
|--------------------------|----------------------------|--------------------|--------------------------|-------------------|
| 333<br>250<br>200        | 3:1<br>4:1<br>5:1          | 1000               | 3:1                      | 333               |
| 400<br>300<br>267<br>200 | 3:1<br>4:1<br>4.5:1<br>6:1 | 1200               | 3:1                      | 400               |
| 375                      | 4:1                        | 1500               | 3:1                      | 500               |



# 5.1 Spread Spectrum Clock Generator (SSCG)

The SSCG (Spread Spectrum Clock Generator) may be used to generate the spread spectrum clock for the PLL input. See SSCG Disable in Table 32, Reset Configuration, on page 67, for SSCG enable/bypass configuration settings.

The SSCG block can be configured to perform up spread, down spread and center spread.

The modulation frequency is configurable. Typical frequency is 30 kHz.

The spread percentage can also be configured up to 1%.

For additional details, see the SSCG Configuration Register description in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.

# System Power Up/Down and Reset Settings

This section provides information about the device power-up/down sequence and configuration at reset.

# 6.1 **Power-Up/Down Sequence Requirements**

#### 6.1.1 **Power-Up Sequence Requirements**

These guidelines must be applied to meet the 88F6281 device power-up requirements:

- The non-core voltages (I/O and Analog) as listed in Table 31 must reach 70% of their voltage level before the core voltages reach 70% of their voltage level.
   The order of the power-up sequence between the non-core voltages is unimportant so long as the non-core voltages power up before the core voltages reach 70% of their voltage level (shown in Figure 2).
   The order of the power-up sequence between the core voltages (VDD and VDD\_CPU) is unimportant.
- The reset signal(s) must be asserted before the core voltages reach 70% of their voltage level (shown in Figure 2).
- The reference clock(s) inputs must toggle with their respective voltage levels before the core voltages reach 70% of their voltage level (shown in Figure 2).
- If VHV is set to burning mode (2.5V), which is a higher voltage than the VDD voltage, VDD must be powered before VHV, to prevent the fuse from being accidentally burned.

| Non-Core Voltages                     |                                                                                                                         | Core Voltages  |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------|
| I/O Voltages                          | Analog Power Supplies                                                                                                   |                |
| VDD_GE_A<br>VDD_GE_B<br>VDD_M<br>VDDO | CPU_PLL_AVDD<br>CORE_PLL_AVDD<br>PEX_AVDD<br>RTC_AVDD<br>SATA0_AVDD<br>SATA1_AVDD<br>SSCG_AVDD<br>XTAL_AVDD<br>USB_AVDD | VDD<br>VDD_CPU |

#### Table 31: I/O and Core Voltages







 It is the designer's responsibility to verify that the power sequencing requirements of other components are also met.

Note

of other components are also met. Although the non-core voltages can be powered up any time before the core

voltages, allow a reasonable time limitation (for example, 100 ms) between the **first** non-core voltage power-up and the **last** core voltage power-up.

#### 6.1.2 Power-Down Sequence Requirements

There are no special requirements for the core supply to go down before non-core power, or for reset assertion when powering down (except for VHV, as described below). However, allow a reasonable time limitation (no more than 100 ms) between the **first** and **last** voltage power-down.

When using the eFuse in Burning mode, VHV must be powered down before VDD.

## 6.2 Hardware Reset

The device has one reset input pin—SYSRSTn. When asserted, the entire chip is placed in its initial state. Most outputs are placed in high-z, except for the following output pins, that are still active during SYSRSTn assertion:

- M\_CLKOUT, M\_CLKOUTn
- M\_CKE
- M\_ODT[1:0]
- M\_STARTBURST
- SYSRST\_OUTn



Reset (SYSRSTn signal) must be active for a minimum length of 5 ms. core power, I/O power, and analog power must be stable (VDD +/- 5%) during that time and onward.

#### 6.2.1 Reset Out Signal

The device has an optional SYSRST\_OUTn output signal, multiplexed on an MPP pin, that is used as a reset request from the device to the board reset logic. SYSRST\_OUTn is the default option for that MPP pin.

This signal is asserted low for 20 ms, when one of the following maskable events occurs:

- Received hot reset indication from the PCI Express link (only relevant when used as a PCI Express endpoint), and bit <PexRstOutEn> is set to 1 in the RSTOUTn Mask Register (see the Reset register section of the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications).
- PCI Express link failure (only relevant when used as a PCI Express endpoint), and bit <PexRstOutEn> is set to 1 in the RSTOUTn Mask Register.
- Watchdog timer expiration and bit <WDRstOutEn> is set to 1 in the RSTOUTn Mask Register.
- Bit <SystemSoftRst> is set to 1 in System Soft Reset Register and bit <SoftRstOutEn> is set to 1 in RSTOUTn Mask Register.

This signal is asserted low for 20 ms, when one of the following non-maskable events occurs:

- Power on reset (The device includes a power-on-reset (POR) circuit for VDD power.)
- SYSRST\_OUTn is asserted low as long as the MRn input signal is asserted low and for an additional 20 ms after MRn de-assertion. (This is useful for implementations that include a manual reset button.)

#### 6.2.2 Power On Reset (POR)

The SYSRST\_OUTn output signal is asserted low for 20 ms, when the power-on-reset (POR) circuit is triggered.

POR is triggered when VDD power up (digital core voltage) reaches a VDD threshold (threshold maximum value 0.8V).

Hysteresis: Another trigger will only occur after the power first drops to 50 mV, and then a power up occurs.

#### 6.2.3 SYSRSTn Duration Counter

When SYSRSTn is asserted low, a SYSRSTn duration counter is running.

- The counter clock is the 25 MHz reference clock.
- It is a 29-bit counter, yielding a maximum counting duration of 2<sup>2</sup>/29/25 MHz (21.4 seconds).
- The host software can read the counter value and reset the counter.
- When the counter reach its maximum value, it remains at this value until counter reset is triggered by software.



The SYSRSTn duration counter is useful for implementing manufacturer/factory reset. Upon a long reset assertion, greater than a pre-configured threshold, the host software may reset all settings to the factory default values.



# 6.3 PCI Express Reset

#### 6.3.1 PCI Express Root Complex Reset

As a Root Complex, the device may generate a Hot Reset to the PCI Express port. Upon CPU setting the PCI Express Control register's <conf\_mstr\_hot\_reset> bit, the PCI Express unit sends a Hot Reset indication to the Endpoint, see the PCI Express Interface section in the *88F6180*, *88F6190*, *88F6192*, *and 88F6281 Functional Specifications*.

#### 6.3.2 PCI Express Endpoint Reset

When a Hot Reset packet is received:

- A maskable interrupt is asserted.
- If the <conf\_dis\_hot\_rst\_reg\_rst> field in the PCI Express Debug Control register is cleared, the device also resets the PCI Express register file to its default values.
- The device triggers an internal reset, if not masked by the <conf\_msk\_hot\_reset> field in the PCI Express Debug Control register.

Link failure is detected if the PCI Express link was up (LTTSSM L0 state) and dropped back to an inactive state (LTSSM Detect state). When Link failure is detected:

- A maskable interrupt is asserted.
- If the <conf\_dis\_link\_fail\_reg\_rst> field in the PCI Express Debug Control register is cleared, the device also resets the PCI Express register file to its default values.
- The device triggers an internal reset, if the <conf\_msk\_link\_fail> field is not masked by PCI Express Debug Control register.

Both link fail and hot reset conditions trigger a chip internal reset (if not masked in the PCI Express interface). All the chip logic is reset to the default values, except for sticky registers and the sample on reset logic. In addition, these events can trigger reset to the board, using one of the following:

- PEX\_RST\_OUTn signal (multiplexed on MPP).
- SYSRST\_OUTn output (multiplexed on MPP)—if not masked by the <PexRstOutEn> bit.

The external reset logic (on the board) may assert the SYSRSTn input pin and reset the entire chip.

# 6.4 Sheeva<sup>™</sup> CPU TAP Controller Reset

The Sheeva<sup>™</sup> CPU Test Access Port (TAP) controller is reset when JT\_RSTn is set and JT\_TMS\_CPU is active.

## 6.5 Pins Sample Configuration

The following pins are sampled during SYSRSTn de-assertion:

- Internal pull up/down resistors set the default mode (see Section 1.3, Internal Pull-up and Pull-down Pins, on page 48).
- Higher value, external pull up/down resistors are required to change the default mode of operation.

These signals must remain pulled up or down until SYSRSTn de-assertion (zero hold time in respect to SYSRSTn de-assertion).

 If external logic is used instead of pull-up and pull-down resistors, the logic must drive all of these signals to the desired values during SYSRSTn assertion. To prevent bus contention on these pins, the external logic must float the bus no later than the third TCLK cycle after SYSRSTn de-assertion.

- All reset sampled values are registered in the Sample at Reset register (see the MPP Registers in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications). This is useful for board debug purposes and identification of board and system settings for the host software.
- If a signal is pulled up on the board, it must be pulled to the proper voltage level. Certain reset configuration pins are powered by VDD\_GE\_A and VDD\_GE\_B. Those pins have multiple voltage options (see Table 36, Recommended Operating Conditions, on page 77).

In each row of Table 32, the order of the pins is from MSb to LSb (e.g., for in the row CPU\_CLK Frequency Select, MPP[2] is the MSB and MPP[10] is the LSB).

#### Table 32: Reset Configuration

Note

| Pin                                   | Configuration Function                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPP[1]                                | TWSI Serial ROM Initialization                                                                                                                                                                                                                                                                                                                                                                       |
|                                       | 0 = Disabled<br>1 = Enabled<br><b>NOTE:</b> Internally pulled down to 0x0.<br>When this pin is set to 0x1, MPP[8] and MPP[9] wake up as TWSI data and clock pins,<br>respectively (see Section 4.1, Multi-Purpose Pins Functional Summary, on page 51).                                                                                                                                              |
| MPP[2],MPP[5],<br>MPP[19],<br>MPP[10] | CPU_CLK Frequency Select<br>0x0-0x6 = Reserved<br>0x7 = 1000 MHz<br>0x8 = Reserved<br>0x9 = 1200 MHz<br>0xA-0xB = Reserved<br>0xC = 1500 MHz<br>0xD-0xF = Reserved<br>NOTE: Internally pulled to 0x6.<br>The supported combination for CPU_CLK Frequency select, CPU_CLK to DDR CLK ratio,<br>and CPU_CLK to CPU L2 clock ratio are listed in Table 30, Supported Clock Combinations,<br>on page 61. |



| Pin                          | Configuration Function                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MPP[33],                     | CPU_CLK to DDR CLK Ratio                                                                                                                                                                                                                                                                                                                                                                               |
| NF_ALE,<br>NF_REn,<br>NF_CLE | 0x0-0x3 = Reserved         0x4 = 3:1         0x5 = Reserved         0x6 = 4:1         0x7 = 4.5:1         0x8 = 5:1         0x9 = 6:1         0xA-0xF = Reserved         NOTE: Internally pulled to 0x4.         The supported combination for CPU_CLK Frequency select, CPU_CLK to DDR CLK ratio, and CPU_CLK to CPU L2 clock ratio are listed in Table 30, Supported Clock Combinations, on page 61. |
| MPP[3], MPP[12],             | CPU_CLK to CPU L2 Clock Ratio                                                                                                                                                                                                                                                                                                                                                                          |
| NF_WEn                       | 0x0 = Reserved<br>0x1 = 2:1<br>0x2 = Reserved<br>0x3 = 3:1<br>0x4–0x7 = Reserved<br>NOTE: Internally pulled to 0x1.<br>The supported combination for CPU_CLK Frequency select, CPU_CLK to DDR CLK ratio,<br>and CPU_CLK to CPU L2 clock ratio are listed in Table 30, Supported Clock Combinations,<br>on page 61.                                                                                     |

#### Table 32: Reset Configuration (Continued)

| Pin         | Configuration Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GE_TXD[2:0] | Boot Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | 0x0 = Reserved<br>0x1 = Reserved<br>0x2 = Boot from SPI flash (SPI_CSn on MPP[7])<br>0x3 = Reserved<br>0x4 = Boot from SPI flash (SPI_CSn on MPP[0])<br>0x5 = Boot from NAND flash<br>0x6 = Boot from SATA<br>0x7 = Boot from the PCI Express port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|             | <ul> <li>NOTE:</li> <li>Internally pulled to 0x4.</li> <li>Only SPI signals configured on pins MPP[3:0] or on pins MPP[7] and MPP[3:1] can be used for booting from SPI.<br/>SPI signals that are multiplexed on other MPPs can only be used after booting (see Section 4.1, Multi-Purpose Pins Functional Summary, on page 51).</li> <li>When GE_TXD[2:0] is set to 0x4, MPP[3:0] wake up as SPI signals.</li> <li>When GE_TXD[2:0] is set to 0x2, MPP[7] and MPP[3:1] wake up as SPI signals.</li> <li>When GE_TXD[2:0] is set to 0x5, MPP[5:0] and MPP[19:18] wake up as NAND Flash signals.</li> <li>For a more detailed description of the bootROM, see the BootROM section in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.</li> <li>For a more detailed description of the boot from SPI flash or NAND flash, see the SPI Interface and NAND Flash Interface sections in the 88F6180, 88F6192, and 88F6281 Functional Specifications.</li> <li>There is an option to boot from UART when GE_TXD[2:0] = 0x2–0x7. For a more detailed description of the bootROM section in the 88F6180, 88F6192, and 88F6281 Functional Specifications.</li> </ul> |
| GE_TXD[3]   | SSCG Disable 0 = Enable 1 = Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             | 1 = Disable<br><b>NOTE:</b> Internally pulled to 0x1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| GE_MDC      | PCI Express Clock (100 MHz Differential Clock) Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | <ul> <li>0x0 = The device use external source for PCI Express clock. Pins PEX_CLK_P/PEX_CLK_N are inputs.</li> <li>0x1 = The device uses internal generated clock for PCI Express clock. Pins PEX_CLK_P/PEX_CLK_N pins are outputs, driving out the PCI Express differential clock.</li> <li>NOTE: Internally pulled to 0x1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GE_TXCTL    | Used for internal testing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | Must be 0x0 during reset. Either leave the signal floating (internally pulled down to 0x0) or pull the signal to 0x0 during reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| MPP[7]      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|             | Must be 0x1 during reset. Either leave the signal floating (internally pulled up to 0x1) or pull the signal to 0x1 during reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Table 32: Reset Configuration (Continued)



#### Table 32: Reset Configuration (Continued)

| Pin     | Configuration Function                                    |
|---------|-----------------------------------------------------------|
| MPP[18] | Reserved                                                  |
|         | NOTE: MUST be externally pulled down to 0x0 during reset. |

## 6.6 Serial ROM Initialization

The device supports initialization of ALL of its internal and configuration registers through the TWSI master interface. If serial ROM initialization is enabled, the device TWSI master starts reading initialization data from serial ROM and writes it to the appropriate registers, upon de-assertion of SYSRSTn.

When using Serial ROM Initialization, the MPP[9:8] pins must be configured to as TW\_SCK (MPP[9]) and TW\_SDA (MPP[8]).

#### 6.6.1 Serial ROM Data Structure

Serial ROM data structure consists of a sequence of 32-bit address and 32-bit data pairs, as shown in Figure 3.

#### Figure 3: Serial ROM Data Structure

|       | MSB         | LSB  |
|-------|-------------|------|
| Start | address0[31 | :24] |
| V     | address0[23 | :16] |
|       | address0[15 | 5:8] |
|       | address0[7  | :0]  |
|       | data0[31:2  | 4]   |
|       | data0[23:1  | 6]   |
|       | data0[15:8  | 3]   |
|       | data0[7:0]  | ]    |
|       | address1[31 | :24] |
|       | address1[23 | :16] |
|       | address1[15 | 5:8] |
|       | address1[7  | :0]  |
|       | data1[31:2  | 4]   |
|       | data1[23:1  | 6]   |
|       | data1[15:8  | 3]   |
|       | data1[7:0]  | ]    |

The serial ROM initialization logic reads eight bytes at a time. It performs address decoding on the 32-bit address being read, and based on address decoding result, writes the next four bytes to the required target.

The Serial Initialization Last Data Register contains the expected value of last serial data item (default value is 0xFFFFFFF). When the device reaches last data, it stops the initialization sequence.

#### 6.6.2 Serial ROM Initialization Operation

On SYSRSTn de-assertion, the device starts the initialization process. It first performs a dummy write access to the serial ROM, with data byte(s) of 0x0, to set the ROM byte offset to 0x0. Then, it performs the sequence of reads, until it reaches last data item, as shown in Figure 4.



#### Figure 4: Serial ROM Read Example

For a detailed description of TWSI implementation, see the Two-Wire Serial Interface section in the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.

- Initialization data must be programmed in the serial ROM starting at offset 0x0.
- The device assumes 7-bit serial ROM address of 'b1010000.
- After receiving the last data identifier (default value is 0xFFFFFFF), the device receives an additional byte of dummy data. It responds with no-ack and then asserts the stop bit.
- The serial EEPROM must contain two address offset bytes (It must not be less than a 256 byte ROM.).

## 6.7 Boot Sequence

The device requires that SYSRSTn stay asserted for at least 300  $\mu s$  after power and clocks are stable. The following procedure describes the boot sequence starting with the reset assertion:

- 1. While SYSRSTn is asserted, the CPU PLL and the core PLL are locked.
- Upon SYSRSTn de-assertion, the pad drive auto-calibration process starts. It takes 512 TCLK cycles.
- 3. If Serial ROM initialization is enabled, an initialization sequence is started.
- 4. If configured to boot from NAND flash (and BootROM is disabled), the device also performs a NAND Flash boot sequence to prepare page 0 in the NAND flash device for read.



Upon completing the above sequence, the internal CPU reset is de-asserted, and the CPU starts executing boot code from the boot device (SPI flash, NAND flash, or internal Boot ROM), according to sample at reset setting, see Table 32, Reset Configuration, on page 67.

For bootROM details, see the BootROM section in the *88F6180*, *88F6190*, *88F6192*, *and 88F6281 Functional Specifications*.

As part of the CPU boot code, the CPU typically performs the following:

- Configures the PCI Express address map.
- Configures the proper SDRAM controller parameters, and then triggers SDRAM initialization (sets <InitEn> bit [0] to 1 in the SDRAM Initialization Control register).
- Sets the <PEXEn> bits in the CPU Control and Status register to wake up the PCI Express link.
# **7** JTAG Interface

To enable board testing, the device supports a test mode operation through its JTAG boundary scan interface.

The JTAG interface is IEEE 1149.1 standard compliant. It supports mandatory and optional boundary scan instructions.

# 7.1 TAP Controller

The Test Access Port (TAP) is constructed with a 5-pin interface and a 16-state Finite State Machine (FSM), as defined by IEEE JTAG standard 1149.1.

To place the device in a functional mode, reset the JTAG state machine to disable the JTAG interface.

According to the IEEE 1149.1 standard, the JTAG state machine is not reset when the 88F6281 SYSRSTn is asserted. The JTAG state machine can only be reset by one of the following methods:

- Asserting JT\_RSTn.
- Setting JT\_TMS\_CORE for at least five JT\_CLK cycles.

To place the device in one of the boundary scan test mode, the JTAG state machine must be moved to its control states. JT\_TMS\_CORE and JT\_TDI inputs control the state transitions of the JTAG state machine, as specified in the IEEE 1149.1 standard. The JTAG state machine will shift instructions into the Instruction register while in *SHIFT-IR* state and shift data into and from the various data registers when in *SHIFT-DR* state.

# 7.2 Instruction Register

The Instruction register (IR) is a 4-bit, two-stage register. It contains the command that is shifted in when the TAP FSM is in the *Shift-IR* state. When the TAP FSM is in the *Capture-IR* state, the IR outputs all four bits in parallel.

Table 33 lists the instructions supported by the device.

 Table 33:
 Supported JTAG Instructions

| Instruction        | Code | Description                                                                                                                                                                                                                      |
|--------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HIGHZ              | 0011 | Select the single bit Bypass register between TDI and TDO.<br>Sets the device output pins to high-impedance state.                                                                                                               |
| IDCODE             | 0010 | Selects the Identification register between TDI and TDO. This 32-bit register is used to identify the device.                                                                                                                    |
| EXTEST             | 0000 | Selects the Boundary Scan register between TDI and TDO. Outputs the boundary scan register cells to drive the output pins of the device. Inputs the boundary scan register cell to sample the input pin of the device.           |
| SAMPLE/PRE<br>LOAD | 0001 | Selects the Boundary Scan register between TDI and TDO. Samples<br>input pins of the device to input boundary scan register cells.<br>Preloads the output boundary scan register cells with the Boundary Scan<br>register value. |
| BYPASS             | 1111 | Selects the single bit Bypass register between TDI and TDO. This allows for rapid data movement through an untested device.                                                                                                      |



# 7.3 Bypass Register

The Bypass register (BR) is a single bit serial shift register that connects TDI to TDO, when the IR holds the Bypass command, and the TAP FSM is in *Shift-DR* state. Data that is driven on the TDI input pin is shifted out one cycle later on the TDO output pin. The Bypass register is loaded with 0 when the TAP FSM is in the *Capture-DR* state.

# 7.4 JTAG Scan Chain

The JTAG Scan Chain is a serial shift register used to sample and drive all of the device pins during the JTAG tests. It is a 2-bit per pin shift register in the device, thereby allowing the shift register to sequentially access all of the data pins both for driving and strobing data. For further details, refer to the BSDL Description file for the device.

# 7.5 ID Register

The ID register is a 32-bit deep serial shift register. The ID register is loaded with vendor and device information when the TAP FSM is in the *Capture-DR* state. The Identification code format of the ID register is shown in Table 34, which describes the various ID Code fields.

| Bits  | Value  | Description                                            |
|-------|--------|--------------------------------------------------------|
| 31:28 | 0x0    | Version (4'b0010 for version A0, 4'b0011 for A1, etc.) |
| 27:12 | 0x6281 | Part number                                            |
| 11:1  | 0x1AB  | Manufacturer ID                                        |
| 0     | 1      | Mandatory                                              |

#### Table 34: IDCODE Register Map

# 8 Electrical Specifications (Preliminary)



The numbers specified in this section are PRELIMINARY and SUBJECT TO CHANGE.

# 8.1 Absolute Maximum Ratings

| Parameter                     | Min  | Max  | Units | Comments                                                                                               |
|-------------------------------|------|------|-------|--------------------------------------------------------------------------------------------------------|
| VDD                           | -0.5 | 1.2  | V     | Core voltage                                                                                           |
| VDD_CPU                       | -0.5 | 1.32 | V     | CPU interface                                                                                          |
| CPU_PLL_AVDD<br>CORE_PLL_AVDD | -0.5 | 2.2  | V     | Analog supply for the internal PLL                                                                     |
| SSCG_AVDD                     | -0.5 | 2.2  | V     | Analog supply for:<br>Internal Spread Spectrum Clock Generator                                         |
| VDD_GE_A<br>VDD_GE_B          | -0.5 | 4.0  | V     | I/O voltage for:<br>RGMII/GMII/MII/MMII/SMI interface                                                  |
| VDD_M                         | -0.5 | 2.2  | V     | I/O voltage for:<br>SDRAM interface                                                                    |
| VDDO                          | -0.5 | 4.0  | V     | I/O voltage for:<br>MPP, TWSI, JTAG, SDIO, I <sup>2</sup> S, SPI, TS, and<br>TDM interfaces            |
| VHV                           | -0.5 | 3.0  | V     | I/O voltage for eFuse burning                                                                          |
| PEX_AVDD                      | -0.5 | 2.2  | V     | Analog supply for:<br>PCI Express interface                                                            |
| USB_AVDD                      | -0.5 | 4.0  | V     | Analog supply for:<br>USB interface                                                                    |
| SATA0_AVDD<br>SATA1_AVDD      | -0.5 | 4.0  | V     | Analog supply for:<br>SATA interface                                                                   |
| XTAL_AVDD                     | -0.5 | 2.2  | V     | Analog supply for internal clock inverter for crystal support and current source for SATA and USB PHYs |

Table 35: Absolute Maximum Ratings



| Table 35: | Absolute Maximum | Ratings | (Continued) |
|-----------|------------------|---------|-------------|
|-----------|------------------|---------|-------------|

| Parameter        | Min  | Max | Units | Comments                            |
|------------------|------|-----|-------|-------------------------------------|
| RTC_AVDD         | -0.5 | 2.2 | V     | Analog supply for:<br>RTC interface |
| т <sub>с</sub>   | -40  | 125 | °C    | Case temperature                    |
| T <sub>STG</sub> | -40  | 125 | °C    | Storage temperature                 |



Exposure to conditions at or beyond the maximum rating may damage the device.
 Operation beyond the recommended operating conditions (Table 36) is neither recommended nor guaranteed.

Doc. No. MV-S104859-U0 Rev. E Page 76

# 8.2 Recommended Operating Conditions

| Parameter                          | Min   | Тур | Max   | Units | Comments                                                                                                                                                                                                |
|------------------------------------|-------|-----|-------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD                                | 0.95  | 1.0 | 1.05  | V     | Core voltage                                                                                                                                                                                            |
| VDD_CPU                            | 1.05  | 1.1 | 1.15  | V     | CPU interface                                                                                                                                                                                           |
| CPU_PLL_AVDD<br>CORE_PLL_AVDD      | 1.7   | 1.8 | 1.9   | V     | Analog supply for the internal PLL                                                                                                                                                                      |
| SSCG_AVDD                          | 1.7   | 1.8 | 1.9   | V     | Analog supply for:<br>Internal Spread Spectrum Clock<br>Generator                                                                                                                                       |
| VDD_GE_A<br>VDD_GE_B               | 3.15  | 3.3 | 3.45  | V     | I/O voltage for:<br>RGMII(10/100 RGMII only)/<br>GMII/MII/MMII/SMI interfaces                                                                                                                           |
|                                    | 1.7   | 1.8 | 1.9   | V     | I/O voltage for:<br>RGMII/SMI interfaces                                                                                                                                                                |
| VDD_M                              | 1.7   | 1.8 | 1.9   | V     | I/O voltage for:<br>SDRAM interface                                                                                                                                                                     |
| VDDO                               | 3.15  | 3.3 | 3.45  | V     | I/O voltage for:<br>MPP, TWSI, JTAG, SDIO, I <sup>2</sup> S, SPI,<br>TS, and TDM interfaces                                                                                                             |
| VHV (during eFuse<br>Burning mode) | 2.375 | 2.5 | 2.625 | V     | I/O voltage for eFuse burning<br>NOTE: If the VHV voltage is higher<br>than VDD voltage (burning<br>mode), VDD must be<br>powered before VHV, to<br>prevent the fuse from being<br>accidentally burned. |
| VHV (during eFuse<br>Reading mode) | 0.95  | 1.0 | 1.05  | V     | I/O voltage for eFuse reading<br>NOTE: It is recommended that if<br>only a read operation is<br>required, VHV would be<br>connected to the device<br>VDD power.                                         |
| PEX_AVDD                           | 1.7   | 1.8 | 1.9   | V     | Analog supply for:<br>PCI Express interface                                                                                                                                                             |
| USB_AVDD                           | 3.15  | 3.3 | 3.45  | V     | Analog supply for:<br>USB interface                                                                                                                                                                     |
| SATA0_AVDD<br>SATA1_AVDD           | 3.15  | 3.3 | 3.45  | V     | Analog supply for:<br>SATA interface                                                                                                                                                                    |

## Table 36: Recommended Operating Conditions



| Parameter | Min | Тур | Max | Units | Comments                                                                                                         |
|-----------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------------------|
| XTAL_AVDD | 1.7 | 1.8 | 1.9 | V     | Analog supply for:<br>Internal clock inverter for crystal<br>support and current source for<br>SATA and USB PHYs |
| RTC_AVDD  | 1.7 | 1.8 | 1.9 | V     | Analog supply for RTC in Regular mode                                                                            |
|           | 1.3 | 1.5 | 1.7 | V     | Analog supply for RTC in Battery Back-up mode                                                                    |
| TJ        | 0   |     | 105 | ° C   | Junction Temperature                                                                                             |

## Table 36: Recommended Operating Conditions (Continued)



Operation beyond the recommended operating conditions is neither recommended nor guaranteed.

# 8.3 Thermal Power Dissipation



Before designing a system, Marvell recommends reading application note *AN-63: Thermal Management for Marvell Technology Products*. This application note presents basic concepts of thermal management for integrated circuits (ICs) and includes guidelines to ensure optimal operating conditions for Marvell Technology's products.

The purpose of the Thermal Power Dissipation table is to support system engineering in thermal design.

#### Table 37: Thermal Power Dissipation

| Interface                                                                                                                                     | Symbol               | Test Conditions                               | Тур  | Units |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------------------------------|------|-------|
| Core (VDD 1.0V)                                                                                                                               | P <sub>VDD</sub>     | TCLK @ 200 MHz                                | 280  | mW    |
| Embedded CPU (VDD_CPU 1.1V)                                                                                                                   | P <sub>VDD_CPU</sub> | CPU @ 1000 MHz,<br>L2 @ 333 MHz               | 790  | mW    |
|                                                                                                                                               |                      | CPU @ 1200 MHz,<br>L2 @ 400 MHz               | 870  | mW    |
|                                                                                                                                               |                      | CPU @ 1500 MHz,<br>L2 @ 500 MHz               | 1050 | mW    |
| RGMII 1.8V interface                                                                                                                          | P <sub>RGMII</sub>   |                                               | 30   | mW    |
| RGMII (10/100 RGMII only) 3.3V interface                                                                                                      | P <sub>RGMII</sub>   |                                               | 50   | mW    |
| GMII 3.3V interface                                                                                                                           | P <sub>GMII</sub>    |                                               | 50   | mW    |
| MII/MMII 3.3V interface                                                                                                                       | P <sub>MII</sub>     |                                               | 10   | mW    |
| Miscellaneous interfaces<br>(JTAG, TWSI, UART, NAND flash, Audio,<br>SDIO, TDM, TS, and SPI)                                                  | P <sub>MISC</sub>    |                                               | 50   | mW    |
| DDR2 SDRAM interface (On-board, 16-bit, 400 MHz)                                                                                              | P <sub>DDR2</sub>    | Four on board devices, 75 ohm ODT termination | 250  | mW    |
| eFuse during Burning mode<br>NOTE: Since the eFuse burn is performed<br>only once, there is no thermal<br>effect after the burn has finished. | P <sub>FUSE</sub>    |                                               | 50   | mW    |
| eFuse during Reading mode                                                                                                                     | P <sub>FUSE</sub>    |                                               | 25   | mW    |
| PCI Express interface                                                                                                                         | P <sub>PEX</sub>     |                                               | 100  | mW    |
| USB interface                                                                                                                                 | P <sub>USB</sub>     |                                               | 120  | mW    |
| SATA interface                                                                                                                                | P <sub>SATA</sub>    | Both SATA ports                               | 410  | mW    |

Notes:

- 1. The values are for nominal voltage.
- 2. Power in mW is calculated using the typical recommended VDDIO specification for each power rail.



# 8.4 Current Consumption

The purpose of the Current Consumption table is to support board power design and power module selection.

 Table 38:
 Current Consumption

| Interface                                                                                    | Symbol                | Test Conditions                                  | Max  | Units |
|----------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------|------|-------|
| Core (VDD 1.0V)                                                                              | I <sub>VDD</sub>      | TCLK @ 200 MHz                                   | 600  | mA    |
| Embedded CPU (VDD_CPU 1.1V)                                                                  | I <sub>VDD_CPU</sub>  | CPU @ 1000 MHz,<br>L2 @ 333 MHz                  | 1920 | mA    |
|                                                                                              |                       | CPU @ 1200 MHz,<br>L2 @ 400 MHz                  | 2010 | mA    |
|                                                                                              |                       | CPU @ 1500 MHz,<br>L2 @ 500 MHz                  | 2100 | mA    |
| RGMII 1.8V or 3.3V interface                                                                 | I <sub>RGMII</sub>    |                                                  | 25   | mA    |
| GMII 3.3V interface                                                                          | I <sub>GMII</sub>     |                                                  | 25   | mA    |
| MII/MMII 3.3V interface                                                                      | I <sub>MII_MMII</sub> |                                                  | 25   | mA    |
| Miscellaneous interfaces<br>(JTAG, TWSI, UART, NAND flash, Audio,<br>SDIO, TDM, TS, and SPI) | I <sub>MISC</sub>     |                                                  | 25   | mA    |
| DDR2 SDRAM interface (16-bit 400 MHz)                                                        | I <sub>DDR2</sub>     | Four on board devices, 75 ohm<br>ODT termination | 550  | mA    |
| eFuse during Burning mode                                                                    | I <sub>FUSE</sub>     |                                                  | 20   | mA    |
| eFuse during Reading mode                                                                    | I <sub>FUSE</sub>     |                                                  | 25   | mA    |
| PCI Express interface                                                                        | I <sub>PEX</sub>      |                                                  | 50   | mA    |
| USB interface                                                                                | I <sub>USB</sub>      |                                                  | 40   | mA    |
| SATA interface                                                                               | I <sub>SATA</sub>     | Both SATA ports                                  | 130  | mA    |

#### Notes:

- 1. Current in mA is calculated using maximum recommended VDDIO specification for each power rail.
- 2. All output clocks toggling at their specified rate.
- 3. Maximum drawn current from the power supply.

# 8.5 DC Electrical Specifications



See Section 1.3, Internal Pull-up and Pull-down Pins, on page 48 for internal pullup/pulldown information.

# 8.5.1 General 3.3V (CMOS) DC Electrical Specifications

The DC electrical specifications in Table 39 are applicable for the following interfaces and signals:

- JTAG
- RGMII (10/100 Mbps)/GMII/MII/MMII
- Secure Digital Input/Output (SDIO)
- S/PDIF / I<sup>2</sup>S (Audio)
- Transport Stream (TS)
- NAND flash
- UART
- MPP
- PTP
- SYSRSTn

In the following table, for the JTAG, SDIO, S/PDIF / I<sup>2</sup>S, TS, NAND flash, UART, PTP, and MPP interfaces, VDDIO means the VDDO power rail. For the RGMII/GMII/MII interface, VDDIO means the VDD\_GE\_A and VDD\_GE\_B power rails.

#### Table 39: General 3.3V Interface (CMOS) DC Electrical Specifications

| Parameter             | Sym bol | Test Condition  | Min  | Тур | Мах       | Units | Notes |
|-----------------------|---------|-----------------|------|-----|-----------|-------|-------|
| Input low level       | VIL     |                 | -0.3 |     | 0.8       | V     | -     |
| Input high level      | VIH     |                 | 2.0  |     | VDDIO+0.3 | V     | -     |
| Output low level      | VOL     | IOL = 2 mA      | -    |     | 0.4       | V     | -     |
| Output high level     | VOH     | IOH = -2 mA     | 2.4  |     | -         | V     | -     |
| Input leakage current | IIL     | 0 < VIN < VDDIO | -10  |     | 10        | uA    | 1, 2  |
| Pin capacitance       | Cpin    |                 |      | 5   |           | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

1. While I/O is in High-Z.

2. This current does not include the current flow ing through the pullup/pulldow n resistor.



# 8.5.2 RGMII, SMI and REF\_CLK\_XIN 1.8V (CMOS) DC Electrical Specifications

In the following table, for the RGMII interface, VDDIO means the VDD\_GE\_A power rail. In the following table, for the REF\_CLK\_XIN pin, VDDIO means the XTAL\_AVDD power rail.

#### Table 40: RGMII 1.8V Interface (CMOS) DC Electrical Specifications

| Parameter             | Sym bol | Test Condition    | Min        | Тур | Мах         | Units | Notes |
|-----------------------|---------|-------------------|------------|-----|-------------|-------|-------|
| Input low level       | VIL     |                   | -0.3       |     | 0.35*V DDIO | V     | -     |
| Input high level      | VIH     |                   | 0.65*VDDIO |     | VDDIO+0.3   | V     | -     |
| Output low level      | VOL     | IOL = 2 mA        | -          |     | 0.45        | V     | -     |
| Output high level     | VOH     | IOH = -2 mA       | VDDIO-0.45 |     | -           | V     | -     |
| Input leakage current | IL      | 0 < V IN < V DDIO | -10        |     | 10          | uA    | 1, 2  |
| Pin capacitance       | Cpin    |                   |            | 5   |             | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

1. While I/O is in High-Z.

2. This current does not include the current flow ing through the pullup/pulldow n resistor.

# 8.5.3 SDRAM DDR2 Interface DC Electrical Specifications

In the following table, VREF is VDD\_M/2 and VDDIO means the VDD\_M power rail.

#### Table 41: SDRAM DDR2 Interface DC Electrical Specifications

| Parameter                              | Symbol | Test Condition  | Min          | Тур | Мах          | Units | Notes |
|----------------------------------------|--------|-----------------|--------------|-----|--------------|-------|-------|
| Input low level                        | VIL    | -               | -0.3         |     | VREF - 0.125 | V     | -     |
| Input high level                       | VIH    | -               | VREF + 0.125 |     | VDDIO + 0.3  | V     | -     |
| Output low level                       | VOL    | IOL = 13.4 mA   |              |     | 0.28         | V     | -     |
| Output high level                      | VOH    | IOH = -13.4 mA  | 1.42         |     |              | V     | -     |
|                                        | RTT    |                 | 120          | 150 | 180          | ohm   | 1,2   |
| Rtt effective impedance value          |        | See note 2      | 60           | 75  | 90           | ohm   | 1,2   |
|                                        |        |                 | 40           | 50  | 60           | ohm   | 1,2   |
| Deviation of VM with respect to VDDQ/2 | dVm    | See note 3      | -6           |     | 6            | %     | 3     |
| Input leakage current                  | IIL    | 0 < VIN < VDDIO | -10          |     | 10           | uA    | 4, 5  |
| Pin capacitance                        | Cpin   | -               |              | 5   |              | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

- 1. See SDRAM functional description section for ODT configuration.
- 2. Measurement definition for RTT: Apply VREF +/- 0.25 to input pin separately, then measure current I(*VREF* +0.25) and I(*VREF* -0.25) respectively.

$$RTT = \frac{0.5}{I_{(VREF + 0.25)} - I_{(VREF - 0.25)}}$$

3. Measurement definition for VM: Measured voltage (VM) at input pin (midpoint) with no load.

$$dVM = \left(\frac{2 \times Vm}{VDDIO} - 1\right) \times 100\%$$

4. While I/O is in High-Z.

5. This current does not include the current flowing through the pullup/pulldow n resistor.



# 8.5.4 Two-Wire Serial Interface (TWSI) 3.3V DC Electrical Specifications

In the following table, VDDIO means the VDDO power rail.

### Table 42: TWSI Interface 3.3V DC Electrical Specifications

| Parameter             | Symbol | Test Condition  | Min       | Тур | Мах       | Units | Notes |
|-----------------------|--------|-----------------|-----------|-----|-----------|-------|-------|
| Input low level       | VIL    |                 | -0.5      |     | 0.3*VDDIO | V     | -     |
| Input high level      | VIH    |                 | 0.7*VDDIO |     | VDDIO+0.5 | V     | -     |
| Output low level      | VOL    | IOL = 3 mA      | -         |     | 0.4       | V     | -     |
| Input leakage current | IIL    | 0 < VIN < VDDIO | -10       |     | 10        | uA    | 1, 2  |
| Pin capacitance       | Cpin   |                 |           | 5   |           | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

1. While I/O is in High-Z.

2. This current does not include the current flow ing through the pullup/pulldow n resistor.

# 8.5.5 Serial Peripheral Interface (SPI) 3.3V DC Electrical Specifications

In the following table VDDIO means the VDDO power rail.

#### Table 43: SPI Interface 3.3V DC Electrical Specifications

| Parameter             | Symbol | Test Condition  | Min       | Тур | Мах       | Units | Notes |
|-----------------------|--------|-----------------|-----------|-----|-----------|-------|-------|
| Input low level       | VIL    |                 | -0.5      |     | 0.3*VDDIO | V     | -     |
| Input high level      | VIH    |                 | 0.7*VDDIO |     | VDDIO+0.5 | V     | -     |
| Output low level      | VOL    | IOL = 4 mA      | -         |     | 0.4       | V     | -     |
| Output high level     | VOH    | IOH = -4 mA     | VDDIO-0.6 |     | -         | V     | -     |
| Input leakage current | IIL    | 0 < VIN < VDDIO | -10       |     | 10        | uA    | 1, 2  |
| Pin capacitance       | Cpin   |                 |           | 5   |           | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

1. While I/O is in High-Z.

2. This current does not include the current flow ing through the pullup/pulldow n resistor.

# 8.5.6 Time Division Multiplexing (TDM) 3.3V DC Electrical Specifications

In the following table VDDIO means the either the VDDO or the VDD\_GE\_B power rail, depending on which MPP pins are configured for the TDM interface.

### Table 44: TDM Interface 3.3V DC Electrical Specifications

| Parameter             | Symbol | <b>Test Condition</b> | Min       | Тур | Мах       | Units | Notes |
|-----------------------|--------|-----------------------|-----------|-----|-----------|-------|-------|
| Input low level       | VIL    |                       | -0.5      |     | 0.3*VDDIO | V     | -     |
| Input high level      | VIH    |                       | 0.7*VDDIO |     | VDDIO+0.5 | V     | -     |
| Output low level      | VOL    | IOL = 4 mA            | -         |     | 0.4       | V     | -     |
| Output high level     | VOH    | IOH = -4 mA           | VDDIO-0.6 |     | -         | V     | -     |
| Input leakage current | IIL    | 0 < V IN < V DDIO     | -10       |     | 10        | uA    | 1, 2  |
| Pin capacitance       | Cpin   |                       |           | 5   |           | pF    | -     |

#### Notes:

General comment: See the Pin Description section for internal pullup/pulldow n.

1. While I/O is in High-Z.

2. This current does not include the current flow ing through the pullup/pulldow n resistor.



# 8.6 AC Electrical Specifications

See Section 8.7, Differential Interface Electrical Characteristics, on page 118 for differential interface specifications.

# 8.6.1 Reference Clock AC Timing Specifications

## Table 45: Reference Clock AC Timing Specifications

| Description                        | Symbol                                      | Min            | Max              | Units | Notes |     |
|------------------------------------|---------------------------------------------|----------------|------------------|-------|-------|-----|
| CPU and Core Reference Clock       |                                             |                |                  |       |       |     |
| Frequency                          | F <sub>REF_CLK_XIN</sub>                    | 25 -<br>50 ppm | 25 +<br>50 ppm   | MHz   |       |     |
| Clock duty cycle                   | DC <sub>REF_CLK_XIN</sub>                   | 40             | 60               | %     |       |     |
| Slew rate                          | SR <sub>REF_CLK_XIN</sub>                   | 0.7            |                  | V/ns  | 1     |     |
| Pk-Pk jitter                       | JR <sub>REF_CLK_XIN</sub>                   |                | 200              | ps    |       |     |
| Ethernet Reference Clock           |                                             |                |                  | -     |       |     |
| Frequency in MII/MMII-MAC mode     | F <sub>GE_TXCLK_OUT</sub>                   | 2.5 -          | 50 +             | N411- | -     |     |
|                                    | F <sub>GE_RXCLK</sub>                       | 100 ppm        | 100 ppm          | MHz   | 7     |     |
| MII/MMII-MAC mode clock duty cycle | DC <sub>GE_TXCLK_OUT</sub>                  | 05             | 05               | 0/    | 7     |     |
|                                    | DC <sub>GE_RXCLK</sub>                      | 35             | 65               | %     | 7     |     |
| Slew rate                          | SR <sub>GE_TXCLK_OUT</sub>                  | 0.7            | 0.7              |       |       | 4 7 |
|                                    | SR <sub>GE_RXCLK</sub>                      | 0.7            |                  | V/ns  | 1, 7  |     |
| Audio External Reference Clock     |                                             |                |                  |       | 1     |     |
| Audio external reference clock     | F <sub>AU_EXTCLK</sub>                      | 256            | X F <sub>s</sub> | kHz   | 3     |     |
| S/PDIF Recovered Master Clock      | `                                           |                |                  |       |       |     |
| S/PDIF recovered master clock      | F <sub>AU_SPDFRMCLK</sub>                   | 256            | X F <sub>s</sub> | kHz   | 3     |     |
| I <sup>2</sup> S Reference Clock   |                                             |                |                  |       | 1     |     |
| I <sup>2</sup> S clock             | F <sub>I2S_BCLK</sub>                       | 64             | X F <sub>s</sub> | kHz   | 3     |     |
| SPI Output Clock                   |                                             |                |                  | -     |       |     |
| SPI output clock                   | F <sub>SPI_SCK</sub>                        | TCLK/30        | TCLK/4           | MHz   | 2     |     |
| RTC Reference Clock                | · · · · · · · · · · · · · · · · · · ·       |                |                  |       |       |     |
| RTC_XIN crystal frequency          | F <sub>RTC_XIN</sub>                        | 32.            | 768              | kHz   | 4     |     |
| Transport Stream (TS) Output Mode  | e Reference Clock                           |                |                  |       |       |     |
| TS output clock in parallel mode   | F <sub>TS0_CLK</sub> , F <sub>TS1_CLK</sub> | 9.61           | 12.5             | MHz   | 5     |     |
| TS output clock in serial mode     | F <sub>TS0_CLK</sub> , F <sub>TS1_CLK</sub> | 9.61           | 83               | MHz   | 5     |     |
| Transport Stream Input Mode Refer  | ence Clock                                  |                |                  |       |       |     |
| TS input clock in parallel mode    | F <sub>TS0_CLK</sub> , F <sub>TS1_CLK</sub> |                | 13.5             | MHz   |       |     |
| TS input clock in serial mode      | F <sub>TS0_CLK</sub> , F <sub>TS1_CLK</sub> |                | 83               | MHz   |       |     |
| Transport Stream External Referen  | ce Clock                                    |                |                  |       |       |     |
| TS external clock in parallel mode | F <sub>EXT_CLK</sub>                        | 9.61           | 12.5             | MHz   | 5     |     |
| TS external clock in serial mode   | F <sub>EXT_CLK</sub>                        | 9.61           | 83               | MHz   | 5     |     |

| Description                 | Symbol                   | Min              | Max              | Units | Notes |
|-----------------------------|--------------------------|------------------|------------------|-------|-------|
| TDM_SPI Output Clock        |                          |                  | 1                |       |       |
| TDM_SPI output clock        | F <sub>TDM_SPI_SCK</sub> |                  | 8.192            | MHz   |       |
| SMI Master Mode Reference C | lock                     |                  |                  |       |       |
| SMI output MDC clock        | F <sub>GE_MDC</sub>      | TCL              | √/128            | MHz   |       |
| TWSI Master Mode Reference  | Clock                    | ·                |                  |       |       |
| SCK output clock            | F <sub>TW_SCK</sub>      |                  | TCLK/<br>1600    | kHz   | 6     |
| PTP Reference Clock         |                          |                  | 1                |       |       |
| Frequency                   | F <sub>PTP_CLK</sub>     | 125 -<br>100 ppm | 125 +<br>100 ppm | MHz   |       |
| Clock duty cycle            | DC <sub>PTP_CLK</sub>    | 40               | 60               | %     |       |
| Slew rate                   | SR <sub>PTP_CLK</sub>    | 0.7              |                  | V/ns  | 1     |
| Pk-Pk jitter                | JR <sub>PTP_CLK</sub>    |                  | 100              | ps    |       |

#### Table 45: Reference Clock AC Timing Specifications (Continued)

#### Notes:

- 1. Slew rate is defined from 20% to 80% of the reference clock signal.
- 2. For additional information regarding configuring this clock, see the Serial Memory Interface Control Register in the *88F6180*, *88F6190*, *88F6192*, *and 88F6281 Functional Specifications*.
- F<sub>s</sub> is the audio sample rate, which can be configured to 44.1 kHz, 48 kHz, or 96 kHz (see the Audio (I<sup>2</sup>S / S/PDIF) Interface section in the *88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications).*
- 4. The RTC design was optimized for a standard CL = 12.5 pF crystal. No passive components are provided internally. Connect the crystal and the passive network as recommended by the crystal manufacturer.
- 5. The frequency can be set using the TS Interface Configuration register (see the *88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications*).
- 6. For the minimum value refer to the Baud Rate Register section of the 88F6180, 88F6190, 88F6192, and 88F6281 Functional Specifications.
- 7. The Ethernet Reference Clock parameters refer both to the reference clock for an Ethernet port configured using the dedicated port pins and for an Ethernet port configured using the multiplexed port pins.



# 8.6.2 SDRAM DDR2 Interface AC Timing

8.6.2.1 SDRAM DDR2 Interface AC Timing Table

 Table 46:
 SDRAM DDR2 Interface AC Timing Table

|                                                           |          | 400 MHz @ 1.8V |      |          |         |
|-----------------------------------------------------------|----------|----------------|------|----------|---------|
| Description                                               | Symbol   | Min            | Мах  | Units    | Notes   |
| Clock frequency                                           | fCK      | 40             | 0.0  | MHz      | -       |
| DQ and DM valid output time before DQS transition         | tDOVB    | 0.40           | -    | ns       | -       |
| DQ and DM valid output time after DQS transition          | tDOVA    | 0.40           | -    | ns       | -       |
| DQ and DM output pulse w idth                             | tDIPW    | 0.35           | -    | tCK(avg) | -       |
| DQS output high pulse width                               | tDQSH    | 0.35           | -    | tCK(avg) | -       |
| DQS output low pulse width                                | tDQSL    | 0.35           | -    | tCK(avg) | -       |
| DQS falling edge to CLK-CLKn rising edge                  | tDSS     | 0.34           | -    | tCK(avg) | 1       |
| DQS falling edge from CLK-CLKn rising edge                | tDSH     | 0.34           | -    | tCK(avg) | 1       |
| DQS latching rising transitions to associated clock edges | tDQSS    | -0.11          | 0.11 | tCK(avg) | -       |
| DQS w rite preamble                                       | tWPRE    | 0.35           | -    | tCK(avg) | -       |
| DQS write postamble                                       | tWPST    | 0.40           | -    | tCK(avg) | -       |
| Average CLK-CLKn high-level width                         | tCH(avg) | 0.48           | 0.52 | tCK(avg) | 1, 2, 3 |
| Average CLK-CLKn low -level width                         | tCL(avg) | 0.48           | 0.52 | tCK(avg) | 1, 2, 4 |
| DQ input setup time relative to DQS in transition         | tDSI     | -0.42          | -    | ns       | -       |
| DQ input hold time relative to DQS in transition          | tDHI     | 0.70           | -    | ns       | -       |
| Address and control output pulse width                    | tIPW     | 0.60           | -    | tCK(avg) | -       |

#### Notes:

General comment: All timing values are defined from Vref to Vref, unless otherwise specified.

General comment: All input timing values assume minimum slew rate of 1 V/ns (slew rate defined from Vref +/-125 mV).

General comment: tCK(avg) is calculated as the average clock period across any consecutive 200 cycle window .

General comment: All timing parameters with DQS signal are defined on DQS-DQSn crossing point.

General comment: For Address and Control output timing parameters, refer to the Address Timing table.

General comment: For all signals, the load is CL = 14 pF.

- 1. This timing value is defined on CLK / CLKn crossing point.
- 2. Refer to SDRAM DDR2 clock specifications table for more information.

3. tCH(avg) is defined as the average HIGH pulse width, as calculated across any consecutive 200 HIGH pulses.

4. tCL(avg) is defined as the average LOW pulse width, as calculated across any consecutive 200 LOW pulses.

#### Table 47: SDRAM DDR2 Interface Address Timing Table

|                                                                   |        | 400 MHz @ 1.8V |     |       |       |
|-------------------------------------------------------------------|--------|----------------|-----|-------|-------|
| Description                                                       | Symbol | Min            | Мах | Units | Notes |
| Address and Control valid output time before CLK-CLkn rising edge | tAOVB  | 0.65           | -   | ns    | 1, 2  |
| Address and Control valid output time after CLK-CLKn rising edge  | tAOVA  | 0.65           | -   | ns    | 1, 2  |
| Address and Control valid output time before CLK-CLkn rising edge | tAOVB  | 2.95           | -   | ns    | 1, 3  |
| Address and Control valid output time after CLK-CLKn rising edge  | tAOVA  | 0.65           | -   | ns    | 1, 3  |

#### Notes:

General comment: All timing values were measured from vref to vref, unless otherwise specified.

General comment: For all signals, the load is CL = 14 pF.

- 1. This timing value is defined on CLK / CLKn crossing point.
- This timing value is defined when Address and Control signals are output on CLK-CLKn falling edge.
   For more information, see register settings.
- This timing value is defined when Address and Control signals are output on CLK-CLKn falling edge. and 2T mode is enabled. For more information, see register settings.

Except for ODT, CKE and CS signals.



# 8.6.2.2 SDRAM DDR2 Clock Specifications

#### Table 48: SDRAM DDR2 Clock Specifications

| Description                                                  | Symbol         | Min        | Max    | Units | Notes |
|--------------------------------------------------------------|----------------|------------|--------|-------|-------|
| Clock period jitter                                          | tJIT(per)      | -100       | 100    | ps    | 1     |
| Clock perior jitter during DLL locking period                | tJIT(per,lck)  | -80        | 80     | ps    | 2     |
| Cycle to cycle clock period jitter                           | tJIT(cc)       | -200       | 200    | ps    | 3     |
| Cycle to cycle clock period jitter during DLL locking period | tJIT(cc,lck)   | -160       | 160    | ps    | 4     |
| Cumulative error across 2 cycles                             | tERR(2per)     | -150       | 150    | ps    | 5     |
| Cumulative error across 3 cycles                             | tERR(3per)     | -175       | 175    | ps    | 5     |
| Cumulative error across 4 cycles                             | tERR(4per)     | -200       | 200    | ps    | 5     |
| Cumulative error across 5 cycles                             | tERR(5per)     | -200       | 200    | ps    | 5     |
| Cumulative error across n cycles, n=610, inclusive           | tERR(6-10per)  | -300       | 300    | ps    | 5     |
| Cumulative error across n cycles, n=1150, inclusive          | tERR(11-50per) | -450       | 450    | ps    | 5     |
| Duty cycle jitter                                            | tJIT(duty)     | -100       | 100    | ps    | 6     |
| Absolute clock period                                        | tCK(abs)       | See note 7 |        | ps    | 7     |
| Absolute clock high pulse w idth                             | tCH(abs)       | See note 8 |        | ps    | 8     |
| Absolute clock low pulse width                               | tCL(abs)       | See r      | note 9 | ps    | 9     |

#### Notes:

General comment: All timing values are defined on CLK / CLKn crossing point, unless otherwise specified.

- 1. tJIT(per) is defined as the largest deviation of any single tCK from tCK(avg).
  - tJIT(per) = Min/max of {tCKi- tCK(avg) where i=1 to 200}.
  - tJIT(per) defines the single period jitter when the DLL is already locked.
- 2. tJIT(per,lck) uses the same definition for single period jitter, during the DLL locking period only.
- 3. tJIT(cc) is defined as the difference in clock period betw een two consecutive clock cycles: tJIT(cc) = Max of |tCKi+1 tCKi|. tJIT(cc) defines the cycle to cycle jitter when the DLL is already locked.
- 4. tJIT(cc,lck) uses the same definition for cycle to cycle jitter, during the DLL locking period only.
- 5. tERR is defined as the cumulative error across multiple consecutive cycles from tCK(avg).

Please refer to JEDEC Standard No. 79-2C (DDR2 SDRAM Specification), Chapter 5 (page 100) for more information.

6. tJIT(duty) is defined as the cumulative set of tCH jitter and tCL jitter. tCH jitter is the largest deviation of

any single tCH from tCH(avg). tCL jitter is the largest deviation of any single tCL from tCL(avg).

tJIT(duty) = Min/max of {tJIT(CH), tJIT(CL)} where,

- $tJIT(CH) = {tCHi- tCH(avg) w here i=1 to 200}; tJIT(CL) = {tCLi- tCL(avg) w here i=1 to 200}.$
- 7. tCK(abs),min = tCK(avg),min + tJIT(per),min; tCK(abs),max = tCK(avg),max + tJIT(per),max.
- 8. tCH(abs),min = tCH(avg),min x tCK(avg),min + tJIT(duty),min; tCH(abs),max = tCH(avg),max x tCK(avg),max + tJIT(duty),max.
- 9. tCL(abs),min = tCL(avg),min x tCK(avg),min + tJIT(duty),min; tCL(abs),max = tCL(avg),max x tCK(avg),max + tJIT(duty),max.

# 8.6.2.3 SDRAM DDR2 Interface Test Circuit





# 8.6.2.4 SDRAM DDR2 Interface AC Timing Diagrams



Figure 6: SDRAM DDR2 Interface Write AC Timing Diagram



## Figure 7: SDRAM DDR2 Interface Address and Control AC Timing Diagram



## Figure 8: SDRAM DDR2 Interface Read AC Timing Diagram



# 8.6.3 Reduced Gigabit Media Independent Interface (RGMII) AC Timing

## 8.6.3.1 RGMII AC Timing Table

Table 49: RGMII 10/100/1000 AC Timing Table at 1.8V

| Description                   | Symbol  | Min   | Мах  | Units | Notes |
|-------------------------------|---------|-------|------|-------|-------|
| Clock frequency               | fCK     | 12    | 5.0  | MHz   | -     |
| Data to Clock output skew     | Tskew T | -0.50 | 0.50 | ns    | 2     |
| Data to Clock input skew      | Tskew R | 1.00  | 2.60 | ns    | -     |
| Clock cycle duration          | Тсус    | 7.20  | 8.80 | ns    | 1,2   |
| Duty cycle for Gigabit        | Duty_G  | 0.45  | 0.55 | tCK   | 2     |
| Duty cycle for 10/100 Megabit | Duty_T  | 0.40  | 0.60 | tCK   | 2     |

#### Notes:

General comment: All values were measured from vddio/2 to vddio/2, unless otherwise specified. General comment: tCK = 1/fCK.

General comment: If the PHY does not support internal-delay mode, the PC board design requires routing clocks so that an additional trace delay of greater than 1.5 ns and less than 2.0 ns is added to the associated clock signal.

For 10/100 Mbps RGMII, the Max value is unspecified.

1. For RGMII at 10 Mbps and 100 Mbps, Tcyc will scale to 400 ns +/-40 ns and 40 ns +/-4 ns, respectively.

2. For all signals, the load is CL = 5 pF.

| Table 50: | <b>RGMII 10/100</b> | AC Timing | Table at 3.3V |
|-----------|---------------------|-----------|---------------|
|-----------|---------------------|-----------|---------------|

| Description                   | Symbol  | Min   | Max  | Units | Notes |
|-------------------------------|---------|-------|------|-------|-------|
| Clock frequency               | fCK     | 25    | 5.0  | MHz   | -     |
| Data to Clock output skew     | Tskew T | -0.50 | 0.50 | ns    | 2     |
| Data to Clock input skew      | Tskew R | 1.00  | 2.60 | ns    | -     |
| Clock cycle duration          | Тсус    | 7.20  | 8.80 | ns    | 1,2   |
| Duty cycle for Gigabit        | Duty_G  | 0.45  | 0.55 | tCK   | 2     |
| Duty cycle for 10/100 Megabit | Duty_T  | 0.40  | 0.60 | tCK   | 2     |

#### Notes:

General comment: All values were measured from vddio/2 to vddio/2, unless otherwise specified. General comment: tCK = 1/fCK.

General comment: If the PHY does not support internal-delay mode, the PC board design requires

routing clocks so that an additional trace delay of greater than 1.5 ns

is added to the associated clock signal.

For 10/100 Mbps RGMII, the Max value is unspecified.

1. For RGMII at 10 Mbps and 100 Mbps, Tcyc will scale to 400 ns +/-40 ns and 40 ns +/-4 ns, respectively.

2. For all signals, the load is CL = 5 pF.



## 8.6.3.2 RGMII Test Circuit

# Figure 9: RGMII Test Circuit



# 8.6.3.3 RGMII AC Timing Diagram

## Figure 10: RGMII AC Timing Diagram



# 8.6.4 Gigabit Media Independent Interface (GMII) AC Timing

# 8.6.4.1 GMII AC Timing Table

## Table 51: GMII AC Timing Table

|                                                      |        | 125 MHz |     |       |       |
|------------------------------------------------------|--------|---------|-----|-------|-------|
| Description                                          | Symbol | Min     | Max | Units | Notes |
| GTX_CLK cycle time                                   | tCK    | 7.5     | 8.5 | ns    | -     |
| RX_CLK cycle time                                    | tCKrx  | 7.5     | -   | ns    | -     |
| GTX_CLK and RX_CLK high level w idth                 | tHIGH  | 2.5     | -   | ns    | 1     |
| GTX_CLK and RX_CLK low level width                   | tLOW   | 2.5     | -   | ns    | 1     |
| GTX_CLK and RX_CLK rise time                         | tR     | -       | 1.0 | ns    | 1, 2  |
| GTX_CLK and RX_CLK fall time                         | tF     | -       | 1.0 | ns    | 1, 2  |
| Data input setup time relative to RX_CLK rising edge | tSETUP | 2.0     | -   | ns    | -     |
| Data input hold time relative to RX_CLK rising edge  | tHOLD  | 0.0     | -   | ns    | -     |
| Data output valid before GTX_CLK rising edge         | tOVB   | 2.5     | -   | ns    | 1     |
| Data output valid after GTX_CLK rising edge          | tOVA   | 0.5     | -   | ns    | 1     |

#### Notes:

General comment: All values were measured from VIL(max) to VIH(min), unless otherwise specified.

1. For all signals, the load is CL = 5 pF.

2. Rise time measured from VIL(max) to VIH(min), fall time measured from VIH(min) to VIL(max).

# 8.6.4.2 GMII Test Circuit

## Figure 11: GMII Test Circuit





## 8.6.4.3 GMII AC Timing Diagrams

### Figure 12: GMII Output AC Timing Diagram



## Figure 13: GMII Input AC Timing Diagram



# 8.6.5 Media Independent Interface/Marvell Media Independent Interface (MII/MMII) AC Timing

## 8.6.5.1 MII/MMII MAC Mode AC Timing Table

## Table 52: MII/MMII MAC Mode AC Timing Table

| Description                                          | Symbol | Min | Max  | Units | Notes |
|------------------------------------------------------|--------|-----|------|-------|-------|
| Data input setup relative to RX_CLK rising edge      | tSU    | 3.5 | -    | ns    | -     |
| Data input hold relative to RX_CLK rising edge       | tHD    | 2.0 | -    | ns    | -     |
| Data output delay relative to MIL_TX_CLK rising edge | tOV    | 0.0 | 10.0 | ns    | 1     |

#### Notes:

General comment: All values were measured from VIL(max) to VIH(min), unless otherwise specified.

1. For all signals, the load is CL = 5 pF.

# 8.6.5.2 MII/MMII MAC Mode Test Circuit

## Figure 14: MII/MMII MAC Mode Test Circuit



# 8.6.5.3 MII/MMII MAC Mode AC Timing Diagrams

### Figure 15: MII/MMII MAC Mode Output Delay AC Timing Diagram





## Figure 16: MII/MMII MAC Mode Input AC Timing Diagram



# 8.6.6 Serial Management Interface (SMI) AC Timing

# 8.6.6.1 SMI Master Mode AC Timing Table

## Table 53: SMI Master Mode AC Timing Table

| Description                                     | Symbol | Min        | Мах | Units | Notes |
|-------------------------------------------------|--------|------------|-----|-------|-------|
| MDC clock frequency                             | fCK    | See note 2 |     | MHz   | 2     |
| MDC clock duty cycle                            | tDC    | 0.4        | 0.6 | tCK   | -     |
| MDIO input setup time relative to MDC rise time | tSU    | 40.0       | -   | ns    | -     |
| MDIO input hold time relative to MDC rise time  | tHO    | 0.0        | -   | ns    | -     |
| MDIO output valid before MDC rise time          | tOVB   | 15.0       | -   | ns    | 1     |
| MDIO output valid after MDC rise time           | tOVA   | 15.0       | -   | ns    | 1     |

#### Notes:

General comment: All timing values were measured from VIL(max) and VIH(min) levels, unless otherwise specified. General comment: tCK = 1/fCK.

1. For MDC signal, the load is CL = 390 pF, and for MDIO signal, the load is CL = 470 pF.

2. See "Reference Clocks" table for more details.

# 8.6.6.2 SMI Master Mode Test Circuit

### Figure 17: MDIO Master Mode Test Circuit





#### Figure 18: MDC Master Mode Test Circuit



## 8.6.6.3 SMI Master Mode AC Timing Diagrams









# 8.6.7 JTAG Interface AC Timing

# 8.6.7.1 JTAG Interface AC Timing Table

 Table 54:
 JTAG Interface AC Timing Table

|                                                    |         | 30 MHz |      |       |       |
|----------------------------------------------------|---------|--------|------|-------|-------|
| Description                                        | Sym bol | Min    | Мах  | Units | Notes |
| JTClk frequency                                    | fCK     | 30.0   |      | MHz   | -     |
| JTClk minimum pulse w idth                         | Tpw     | 0.45   | 0.55 | tCK   | -     |
| JTClk rise/fall slew rate                          | Sr/Sf   | 0.50   | -    | V/ns  | 2     |
| JTRSTn active time                                 | Trst    | 1.0    | -    | ms    | -     |
| TMS, TDI input setup relative to JTClk rising edge | Tsetup  | 6.67   | -    | ns    | -     |
| TMS, TDI input hold relative to JTClk rising edge  | Thold   | 13.0   | -    | ns    | -     |
| JTClk falling edge to TDO output delay             | Tprop   | 1.0    | 8.33 | ns    | 1     |

#### Notes:

General comment: All values were measured from vddio/2 to vddio/2, unless otherwise specified.

General comment: tCK = 1/fCK.

1. For TDO signal, the load is CL = 10 pF.

2. Defined from VIL to VIH for rise time, and from VIH to VIL for fall time.

# 8.6.7.2 JTAG Interface Test Circuit

#### Figure 21: JTAG Interface Test Circuit





# 8.6.7.3 JTAG Interface AC Timing Diagrams

## Figure 22: JTAG Interface Output Delay AC Timing Diagram



## Figure 23: JTAG Interface Input AC Timing Diagram



# 8.6.8 Two-Wire Serial Interface (TWSI) AC Timing

# 8.6.8.1 TWSI AC Timing Table

## Table 55: TWSI Master AC Timing Table

| Description                                      | Symbol | Min        | Max    | Units | Notes |
|--------------------------------------------------|--------|------------|--------|-------|-------|
| SCK clock frequency                              | fCK    | See note 1 |        | kHz   | 1     |
| SCK minimum low level width                      | tLOW   | 0.47       | -      | tCK   | 2     |
| SCK minimum high level w idth                    | tHIGH  | 0.40       | -      | tCK   | 2     |
| SDA input setup time relative to SCK rising edge | tSU    | 250.0      | -      | ns    | -     |
| SDA input hold time relative to SCK falling edge | tHD    | 0.0        | -      | ns    | -     |
| SDA and SCK rise time                            | tr     | -          | 1000.0 | ns    | 2, 3  |
| SDA and SCK fall time                            | tf     | -          | 300.0  | ns    | 2, 3  |
| SDA output delay relative to SCK falling edge    | tOV    | 0.0        | 0.4    | tCK   | 2     |

#### Notes:

General comment: All values referred to VIH(min) and VIL(max) levels, unless otherwise specified.

General comment: tCK = 1/fCK.

1. See "Reference Clocks" table for more details.

2. For all signals, the load is CL = 100 pF, and RL value can be 500 ohm to 8 kilohm.

3. Rise time measured from VIL(max) to VIH(min), fall time measured from VIH(min) to VIL(max).

#### Table 56: TWSI Slave AC Timing Table

|                                                  |         | 100 kHz |        |       |       |
|--------------------------------------------------|---------|---------|--------|-------|-------|
| Description                                      | Sym bol | Min     | Мах    | Units | Notes |
| SCK minimum low level width                      | tLOW    | 4.7     | -      | us    | 1     |
| SCK minimum high level w idth                    | tHIGH   | 4.0     | -      | us    | 1     |
| SDA input setup time relative to SCK rising edge | tSU     | 250.0   | -      | ns    | -     |
| SDA input hold time relative to SCK falling edge | tHD     | 0.0     | -      | ns    | -     |
| SDA and SCK rise time                            | tr      | -       | 1000.0 | ns    | 1, 2  |
| SDA and SCK fall time                            | tf      | -       | 300.0  | ns    | 1, 2  |
| SDA output delay relative to SCK falling edge    | tOV     | 0.0     | 4.0    | us    | 1     |

#### Notes:

General comment: All values referred to VIH(min) and VIL(max) levels, unless otherwise specified.

1. For all signals, the load is CL = 100 pF, and RL value can be 500 ohm to 8 kilohm.

2. Rise time measured from VIL(max) to VIH(min), fall time measured from VIH(min) to VIL(max).



# 8.6.8.2 TWSI Test Circuit

## Figure 24: TWSI Test Circuit



## 8.6.8.3 TWSI AC Timing Diagrams

## Figure 25: TWSI Output Delay AC Timing Diagram



#### Figure 26: TWSI Input AC Timing Diagram



# 8.6.9 Sony/Philips Digital Interconnect Format (S/PDIF) AC Timing

# 8.6.9.1 S/PDIF AC Timing Table

## Table 57: S/PDIF AC Timing Table

| Description                        | Symbol    | Min    | Мах   | Units | Notes |
|------------------------------------|-----------|--------|-------|-------|-------|
| Output frequency accuracy          | Ftxtol    | -50.0  | 50.0  | ppm   | 1     |
| Input frequency accuracy           | Frxtol    | -100.0 | 100.0 | ppm   | -     |
| Output jitter - total peak-to-peak | Txjit     | -      | 0.05  | UI    | 1, 2  |
| Jitter transfer gain               | Txjitgain | -      | 3.0   | dB    | 3     |
| Input jitter - total peak-to-peak  |           | -      | 10.0  | UI    | 4     |
|                                    | Rxjit     | -      | 0.25  | UI    | 5     |
|                                    |           | -      | 0.2   | UI    | 6     |

#### Notes:

General comment: All values were measured from VIL(max) to VIH(min), unless otherwise specified.

General comment: For more information, refer to the Digital Audio Interface - Part 3: Consumer Applications,

IEC 60958-3:2003(E), Chapter 7.3, January 2003.

- 1. For all signals, the load is CL = 10 pF.
- 2. Using inristic jitter filter.
- 3. Refer to Figure-8 in IEC 60958-3:2003(E), Chapter 7.3, January 2003.
- 4. Defined for up to 5 Hz.
- 5. Defined from 200 Hz to 400 kHz.
- 6. Defined for above 400 kHz.



For additional information about working with a coax connection, see the 88F6180, 88F6190, 88F6192, and 88F6281 Design Guide.



# 8.6.9.2 S/PDIF Test Circuit

Figure 27: S/PDIF Test Circuit



# 8.6.10 Inter-IC Sound Interface (I<sup>2</sup>S) AC Timing

# 8.6.10.1 Inter-IC Sound (I<sup>2</sup>S) AC Timing Table

# Table 58: Inter-IC Sound (I<sup>2</sup>S) AC Timing Table

| Description                                                | Symbol  | Min   | Мах    | Units | Notes |
|------------------------------------------------------------|---------|-------|--------|-------|-------|
| 12SBCLK clock frequency                                    | fCK     | See r | note 2 | MHz   | 2     |
| I2SBCLK clock high/low level pulse width                   | tCH/tCL | 0.37  | -      | tCK   | 1     |
| I2SDI input setup time relative to I2SBCLK rise time       | tSU     | 0.10  | -      | tCK   | -     |
| I2SDI input hold time relative to I2SBCLK rise time        | tHO     | 0.00  | -      | ns    | -     |
| I2SDO, I2SLRCLK output delay relative to I2SBCLK rise time | tOD     | 0.10  | 0.70   | tCK   | 1     |

#### Notes:

General comment: All timing values were measured from VIL(max) and VIH(min) levels, unless otherwise specified. General comment: tCK = 1/fCK.

1. For all signals, the load is CL = 15 pF.

2. See "Reference Clocks" table for more details.

# 8.6.10.2 Inter-IC Sound (I<sup>2</sup>S) Test Circuit







# 8.6.10.3 Inter-IC Sound (I<sup>2</sup>S) AC Timing Diagrams

# Figure 29: Inter-IC Sound (I<sup>2</sup>S) Output Delay AC Timing Diagram



# Figure 30: Inter-IC Sound (I<sup>2</sup>S) Input AC Timing Diagram


## 8.6.11 Time Division Multiplexing (TDM) Interface AC Timing

## 8.6.11.1 TDM Interface AC Timing Table

## Table 59: TDM Interface AC Timing Table

|                                                        |        | 8.192 MHz |       |       |         |
|--------------------------------------------------------|--------|-----------|-------|-------|---------|
| Description                                            | Symbol | Min       | Мах   | Units | Notes   |
| PCLK cycle time                                        | 1/tC   | 0.256     | 8.192 | MHz   | 1, 3    |
| PCLK duty cycle                                        | tDTY   | 0.4       | 0.6   | tC    | 1       |
| PCLK rise/fall time                                    | tR/tF  | -         | 3.0   | ns    | 1, 2, 8 |
| DTX and FSYNC valid after PCLK rising edge             | tD     | 0.0       | 20.0  | ns    | 1, 4, 6 |
| DRX and FSYNC setup time relative to PCLK falling edge | tSU    | 10.0      | -     | ns    | 5, 7    |
| DRX and FSYNC hold time relative to PCLK falling edge  | tHD    | 10.0      | -     | ns    | 5, 7    |

#### Notes:

General comment: All values were measured from vddio/2 to vddio/2, unless otherwise specified.

- 1. For all signals, the load is CL = 20 pF.
- 2. Rise and Fall times are referenced to the 20% and 80% levels of the waveform.
- 3. PCLK can be configured to 0.256, 0.512, 0.768, 1.024, 1.536, 2.048, 4.096, 8.192 MHz frequencies only.
- 4. This parameter is relevant to FSYNC signal in master-mode only.
- 5. This parameter is relevant to FSYNC signal in slave-mode only.
- 6. In negative-mode, the DTX signal is relative to PCLK falling edge.
- 7. In negative-mode, the DRX signal is relative to PCLK rising edge.
- 8. This parameter is relevant when the PCLK pin is output.

## 8.6.11.2 TDM Interface Test Circuit

## Figure 31: TDM Interface Test Circuit





## 8.6.11.3 TDM Interface Timing Diagrams

## 

## Figure 32: TDM Interface Output Delay AC Timing Diagram





## 8.6.12 Serial Peripheral Interface (SPI) AC Timing

## 8.6.12.1 SPI (Master Mode) AC Timing Table

 Table 60:
 SPI (Master Mode) AC Timing Table

|                                                 |        | SPI   |        |       |       |
|-------------------------------------------------|--------|-------|--------|-------|-------|
| Description                                     | Symbol | Min   | Мах    | Units | Notes |
| SCLK clock frequency                            | fCK    | See N | Note 3 | MHz   | 3     |
| SCLK high time                                  | tCH    | 0.46  | -      | tCK   | 1     |
| SCLK low time                                   | tCL    | 0.46  | -      | tCK   | 1     |
| SCLK slew rate                                  | tSR    | 0.5   | -      | V/ns  | 1     |
| Data out valid relative to SCLK falling edge    | tDOV   | -2.5  | 2.5    | ns    | 1     |
| CS active before SCLK rising edge               | tCSB   | 8.0   | -      | ns    | 1     |
| CS not active after SCLK rising edge            | tCSA   | 8.0   | -      | ns    | 1     |
| Data in setup time relative to SCLK rising edge | tSU    | 0.2   | -      | tCK   | 2     |
| Data in hold time relative to SCLK rising edge  | tHD    | 5.0   | -      | ns    | 2     |

### Notes:

General comment: All values were measured from 0.3\*vddio to 0.7\*vddio, unless otherwise specified.

General comment: tCK = 1/fCK.

- 1. For all signals, the load is CL = 10 pF.
- 2. Defined from vddio/2 to vddio/2.
- 3. See "Reference Clocks" table for more details.

## 8.6.12.2 SPI (Master Mode) Test Circuit

## Figure 34: SPI (Master Mode) Test Circuit





## 8.6.12.3 SPI (Master Mode) Timing Diagrams





## Figure 36: SPI (Master Mode) Input AC Timing Diagram



## 8.6.13 Secure Digital Input/Output (SDIO) Interface AC Timing

## 8.6.13.1 Secure Digital Input/Output (SDIO) AC Timing Table Table 61: SDIO Host in High Speed Mode AC Timing Table

| Description                                      | Symbol    | Min  | Max | Units | Notes |
|--------------------------------------------------|-----------|------|-----|-------|-------|
| Clock frequency in Data Transfer Mode            | fCK       | 0    | 50  | MHz   | -     |
| Clock high/low level pulse width                 | tWL/tWH   | 0.35 | -   | tCK   | 1, 3  |
| Clock rise/fall time                             | tTLH/tTHL | -    | 3.0 | ns    | 1, 3  |
| CMD, DAT output valid before CLK rising edge     | tDOVB     | 6.5  | -   | ns    | 2, 3  |
| CMD, DAT output valid after CLK rising edge      | tDOVA     | 2.5  | -   | ns    | 2, 3  |
| CMD, DAT input setup relative to CLK rising edge | tISU      | 7.0  | -   | ns    | 2     |
| CMD, DAT input hold relative to CLK rising edge  | tIHD      | 0.0  | -   | ns    | 2     |

#### Notes:

General comment: tCK = 1/fCK.

- 1. Defined on VIL(max) and VIH(min) levels.
- 2. Defined on VDDIO/2 for Clock signal, and VIL(max) / VIH(min) for CVID & DAT signals.

3. For all signals, the load is CL = 10 pF.

## 8.6.13.2 Secure Digital Input/Output (SDIO) Test Circuit

## Figure 37: Secure Digital Input/Output (SDIO) Test Circuit





## 8.6.13.3 Secure Digital Input/Output (SDIO) AC Timing Diagrams

Figure 38: SDIO Host in High Speed Mode Output AC Timing Diagram



### Figure 39: SDIO Host in High Speed Mode Input AC Timing Diagram



## 8.6.14 Transport Stream (TS) Interface AC Timing

## 8.6.14.1 Transport Stream Interface AC Timing Table

## Table 62: Transport Stream Output Interface AC Timing Table

| Description                               | Symbol | Min        | Max | Units | Notes |
|-------------------------------------------|--------|------------|-----|-------|-------|
| Clock frequency                           | fCK    | See note 1 |     | MHz   | 1     |
| Clock minimum low level width             | tLOW   | 0.4        | 0.6 | tCK   | 2     |
| Clock minimum high level width            | tHIGH  | 0.4        | 0.6 | tCK   | 2     |
| Data output valid after Clock rising edge | tOV    | 0.4        | 0.6 | tCK   | 2, 3  |

#### Notes:

General comment: All values were measured from VIL(max) to VIH(min), unless otherwise specified.

General comment: tCK = 1/fCK.

1. See "Reference Clocks" table for more details.

2. For all signals, the load is CL = 5 pF.

3. When configured to falling edge, the tOV parameter is relative to Clock falling edge.

## Table 63: Transport Stream Input Interface AC Timing Table

| Description                                         | Symbol | Min        | Мах  | Units | Notes |
|-----------------------------------------------------|--------|------------|------|-------|-------|
| Clock frequency                                     | fCK    | See note 1 |      | MHz   | 1     |
| Clock minimum low level width                       | tLOW   | 0.35       | 0.65 | tCK   | -     |
| Clock minimum high level w idth                     | tHIGH  | 0.35       | 0.65 | tCK   | -     |
| Data input setup time relative to Clock rising edge | tSU    | 0.30       | -    | tCK   | 2     |
| Data input setup time relative to Clock rising edge | tHD    | 0.30       | -    | tCK   | 2     |

#### Notes:

General comment: All values were measured from VIL(max) to VIH(min), unless otherwise specified.

General comment: tCK = 1/fCK.

1. See "Reference Clocks" table for more details.

2. When configured to falling edge, the tSU/tHD parameters are relative to Clock falling edge.



## 8.6.14.2 Transport Stream Interface Test Circuit





## 8.6.14.3 Transport Stream Interface Timing Diagrams







## Figure 42: Transport Stream Input Interface AC Timing Diagram



## 8.7 Differential Interface Electrical Characteristics

This section provides the reference clock, AC, and DC characteristics for the following differential interfaces:

- PCI Express Interface Electrical Characteristics
- SATA Interface Electrical Characteristics
- USB Electrical Characteristics

## 8.7.1 Differential Interface Reference Clock Characteristics

## 8.7.1.1 PCI Express Interface Differential Reference Clock Characteristics Table 64: PCI Express Interface Differential Reference Clock Characteristics

| Description                                     | Symbol    | Min    | Max    | Units | Notes |
|-------------------------------------------------|-----------|--------|--------|-------|-------|
| Clock frequency                                 | fCK       | 10     | 0.0    | MHz   | -     |
| Clock duty cycle                                | DCrefclk  | 0.4    | 0.6    | tCK   | -     |
| Differential rising/falling slew rate           | SRrefclk  | 0.6    | 4.0    | V/nS  | 3     |
| Differential high voltage                       | VlHrefclk | 150.0  | -      | mV    | -     |
| Differential low voltage                        | VILrefclk | -      | -150.0 | mV    | -     |
| Absolute crossing point voltage                 | Vcross    | 250.0  | 550.0  | mV    | 1     |
| Variation of Vcross over all rising clock edges | Vcrs_dlta | -      | 140.0  | mV    | 1     |
| Average differential clock period accuracy      | Tperavg   | -300.0 | 2800.0 | ppm   | -     |
| Absolute differential clock period              | Tperabs   | 9.8    | 10.2   | nS    | 2     |
| Differential clock cycle-to-cycle jitter        | Tccjit    | -      | 150.0  | pS    | -     |

Notes:

General Comment: The reference clock timings are based on 100 ohm test circuit.

General Comment: Refer to the PCI Express Card Electromechanical Specification, Revision 1.1,

March 2005, section 2.1.3 for more information.

- 1. Defined on a single-ended signal.
- 2. Including jitter and spread spectrum.
- 3. Defined from -150 mV to +150 mV on the differential waveform.

## PCI Express Interface Spread Spectrum Requirements Table 65: PCI Express Interface Spread Spectrum Requirements

| Symbol  | Min  | Мах  | Units | Notes |
|---------|------|------|-------|-------|
| Fmod    | 0.0  | 33.0 | kHz   | 1     |
| Fspread | -0.5 | 0.0  | %     | 1     |

#### Notes:

1. Defined on linear sweep or "Hershey's Kiss" (US Patent 5,631,920) modulations.



## 8.7.2 PCI Express Interface Electrical Characteristics

## 8.7.2.1 PCI Express Interface Driver and Receiver Characteristics

## Table 66: PCI Express Interface Driver and Receiver Characteristics

| Description                              | Symbol       | Min    | Max   | Units | Notes |
|------------------------------------------|--------------|--------|-------|-------|-------|
| Baud rate                                | BR           | 2.5    |       | Gbps  | -     |
| Unit interval                            | UI           | 40     | 0.0   | ps    | -     |
| Baud rate tolerance                      | Bppm         | -300.0 | 300.0 | ppm   | 2     |
| Driver                                   | parameters   | ·      |       | -     | -     |
| Differential peak to peak output voltage | VTXpp        | 0.8    | 1.2   | V     | -     |
| Minimum TX eye width                     | TTXeye       | 0.75   | -     | UI    | -     |
| Differential return loss                 | TRLdiff      | 10.0   | -     | dB    | 1     |
| Common mode return loss                  | TRLcm        | 6.0    | -     | dB    | 1     |
| DC differential TX impedance             | ZTXdiff      | 80.0   | 120.0 | Ohm   | -     |
| Receiver                                 | r parameters |        |       |       |       |
| Differential input peak to peak voltage  | VRXpp        | 0.175  | 1.2   | V     | -     |
| Minimum receiver eye width               | TRXeye       | 0.4    | -     | UI    | -     |
| Differential return loss                 | RRLdiff      | 10.0   | -     | dB    | 1     |
| Common mode return loss                  | RRLcm        | 6.0    | -     | dB    | 1     |
| DC differential RX impedance             | ZRXdiff      | 80.0   | 120.0 | Ohm   | -     |
| DC common input impedance                | ZRXcm        | 40.0   | 60.0  | Ohm   | -     |

#### Notes:

General Comment: For more information, refer to the PCI Express Base Specification, Revision 1.1, March, 2005.

1. Defined from 50 MHz to 1.25 GHz.

2. Does not account for SSC dictated variations.

## 8.7.2.2 PCI Express Interface Test Circuit



### Figure 43: PCI Express Interface Test Circuit

When measuring Transmitter output parameters, C\_TX is an optional portion of the Test/Measurement load. When used, the value of C\_TX must be in the range of 75 nF to 200 nF. C\_TX must not be used when the Test/Measurement load is placed in the Receiver package reference plane.



## 8.7.3 SATA Interface Electrical Characteristics

The driver and receiver characteristics for the SATA-I Interface Gen1i Mode and the SATA-II Interface Gen2i Mode are provided in the following sections.

## 8.7.3.1 SATA-I Interface Gen1i Mode Driver and Receiver Characteristics

| Table 67:         SATA-I Interface Gen1i Mode Driver and Receiver Characteristics |
|-----------------------------------------------------------------------------------|
|-----------------------------------------------------------------------------------|

| Description                                        | Symbol     | Min     | Мах   | Units | Notes |
|----------------------------------------------------|------------|---------|-------|-------|-------|
| Baud Rate                                          | BR         | 1       | .5    | Gbps  | -     |
| Baud rate tolerance                                | Bppm       | -350.0  | 350.0 | ppm   | -     |
| Spread spectrum modulation frequency               | Fssc       | 30.0    | 33.0  | kHz   | -     |
| Spread spectrum modulation Deviation               | SSCtol     | -5000.0 | 0.0   | ppm   | -     |
| Unit Interval                                      | U          | 666     | 6.67  | ps    | -     |
| Driver I                                           | Parameters |         |       |       |       |
| Differential impedance                             | Zdifftx    | 85.0    | 115.0 | Ohm   | -     |
| Single ended impedance                             | Zsetx      | 40.0    | -     | Ohm   | -     |
| Differential return loss (75 MHz-150 MHz)          | RLOD       | 14.0    | -     | dB    | -     |
| Differential return loss (150 MHz-300 MHz)         | RLOD       | 8.0     | -     | dB    | -     |
| Differential return loss (300 MHz-1.2 GHz)         | RLOD       | 6.0     | -     | dB    | -     |
| Differential return loss (1.2 GHz-2.4 GHz)         | RLOD       | 3.0     | -     | dB    | -     |
| Differential return loss (2.4 GHz-3.0 GHz)         | RLOD       | 1.0     | -     | dB    | -     |
| Output differential voltage                        | Vdifftx    | 400.0   | 600.0 | mV    | 2     |
| Total jitter at connector data-data, 5UI           | TJ5        | -       | 0.355 | UI    | 1     |
| Deterministic jitter at connector data-data, 5UI   | DJ5        | -       | 0.175 | UI    | -     |
| Total jitter at connector data-data, 250Ul         | TJ250      | -       | 0.470 | UI    | 1     |
| Deterministic jitter at connector data-data, 250UI | DJ250      | -       | 0.220 | UI    | -     |
| Receiver                                           | Parameters |         |       |       |       |
| Differential impedance                             | Zdiffrx    | 85.0    | 115.0 | Ohm   | -     |
| Single ended impedance                             | Zsetx      | 40.0    | -     | Ohm   | -     |
| Differential return loss (75 MHz-150 MHz)          | RLID       | 18.0    | -     | dB    | -     |
| Differential return loss (150 MHz-300 MHz)         | RLID       | 14.0    | -     | dB    | -     |
| Differential return loss (300 MHz-600 MHz)         | RLID       | 10.0    | -     | dB    | -     |
| Differential return loss (600 MHz-1.2 GHz)         | RLID       | 8.0     | -     | dB    | -     |
| Differential return loss (1.2 GHz-2.4 GHz)         | RLID       | 3.0     | -     | dB    | -     |
| Differential return loss (2.4 GHz-3.0 GHz)         | RLID       | 1.0     | -     | dB    | -     |
| Input differential voltage                         | Vdiffrx    | 325.0   | 600.0 | mV    | -     |
| Total jitter at connector data-data, 5UI           | TJ5        | -       | 0.430 | UI    | 1     |
| Deterministic jitter at connector data-data, 5UI   | DJ5        | -       | 0.250 | UI    | -     |
| Total jitter at connector data-data, 250Ul         | TJ250      | -       | 0.600 | UI    | 1     |
| Deterministic jitter at connector data-data, 250UI | DJ250      | -       | 0.350 | UI    | -     |

#### Notes:

General Comment: For more information, refer to SATA II Revision 2.6 Specification, February, 2007.

General Comment: The load is 100 ohm differential for these parameters, unless otherw ise specified.

General Comment: To comply with the values presented in this table, refer to your local

Marvell representative for register settings.

1. Total jitter is defined as  $TJ = (14 * RJ\sigma) + DJ$  where Rj $\sigma$  is random jitter.

2. Output Differential Amplitude and Pre-Emphasis are configurabile. See functional register description for more details.



## 8.7.3.2 SATA-II Interface Gen2i Mode Driver and Receiver Characteristics

 Table 68:
 SATA-II Interface Gen2i Mode Driver and Receiver Characteristics

| Description                                  | Symbol        | Min     | Мах   | Units | Notes |
|----------------------------------------------|---------------|---------|-------|-------|-------|
| Baud Rate                                    | BR            | 3       | .0    | Gbps  | -     |
| Baud rate tolerance                          | Bppm          | -350.0  | 350.0 | ppm   | -     |
| Spread spectrum modulation frequency         | Fssc          | 30.0    | 33.0  | kHz   | -     |
| Spread spectrum modulation Deviation         | SSCtol        | -5000.0 | 0.0   | ppm   | -     |
| Unit Interval                                | U             | 333     | 3.33  | ps    | -     |
| Drive                                        | r Parameters  |         |       |       |       |
| Output differential voltage                  | Vdifftx       | 400.0   | 700.0 | mV    | 1,2   |
| Differential return loss (150 MHz-300 MHz)   | RLOD          | 14.0    | -     | dB    | -     |
| Differential return loss (300 MHz-600 MHz)   | RLOD          | 8.0     | -     | dB    | -     |
| Differential return loss (600 MHz-2.4 GHz)   | RLOD          | 6.0     | -     | dB    | -     |
| Differential return loss (2.4 GHz-3.0 GHz)   | RLOD          | 3.0     | -     | dB    | -     |
| Differential return loss (3.0 GHz-5.0 GHz)   | RLOD          | 1.0     | -     | dB    | -     |
| Total jitter at connector clock-data         | TJ10          | -       | 0.30  | UI    | 3     |
| Deterministic jitter at connector clock-data | DJ10          | -       | 0.17  | UI    | 3     |
| Total jitter at connector clock-data         | TJ500         | -       | 0.37  | UI    | 4     |
| Deterministic jitter at connector clock-data | DJ500         | -       | 0.19  | UI    | 4     |
| Receive                                      | er Parameters |         |       |       |       |
| Input differential voltage                   | Vdiffrx       | 275.0   | 750.0 | mV    | 5     |
| Differential return loss (150 MHz-300 MHz)   | RLID          | 18.0    | -     | dB    | -     |
| Differential return loss (300 MHz-600 MHz)   | RLID          | 14.0    | -     | dB    | -     |
| Differential return loss (600 MHz-1.2 GHz)   | RLID          | 10.0    | -     | dB    | -     |
| Differential return loss (1.2 GHz-2.4 GHz)   | RLID          | 8.0     | -     | dB    | -     |
| Differential return loss (2.4 GHz-3.0 GHz)   | RLID          | 3.0     | -     | dB    | -     |
| Differential return loss (3.0 GHz-5.0 GHz)   | RLID          | 1.0     | -     | dB    | -     |
| Total jitter at connector clock-data         | TJ10          | -       | 0.46  | UI    | 3     |
| Deterministic jitter at connector clock-data | DJ10          | -       | 0.35  | UI    | 3     |
| Total jitter at connector clock-data         | TJ500         | -       | 0.60  | UI    | 4     |
| Deterministic jitter at connector clock-data | DJ500         | -       | 0.42  | UI    | 4     |

Notes:

General Comment: For more information, refer to SATA II Revision 2.6 Specification, February, 2007. General Comment: The load is 100 ohm differential for these parameters, unless otherw ise specified. General Comment: To comply with the values presented in this table, refer to your local

Marvell representative for register settings.

1. 0.45-0.55 UI is the range where the signal meets the minimum level.

2. Output Differential Amplitude and Pre-Emphasis are configurabile. See functional register description for more details.

3. Defined for BR/10.

4. Defined for BR/500.

5. 0.5 UI is the point where the signal meets the minimum level.

## 8.7.4 USB Electrical Characteristics

## 8.7.4.1 USB Driver and Receiver Characteristics

### Table 69: USB Low Speed Driver and Receiver Characteristics

|                                             |        | Low Speed |         |       |       |
|---------------------------------------------|--------|-----------|---------|-------|-------|
| Description                                 | Symbol | Min       | Мах     | Units | Notes |
| Baud Rate                                   | BR     | 1.        | 5       | Mbps  | -     |
| Baud rate tolerance                         | Bppm   | -15000.0  | 15000.0 | ppm   | -     |
| Driver Parai                                | neters |           |         |       |       |
| Ouput single ended high                     | VOH    | 2.8       | 3.6     | V     | 1     |
| Ouput single ended low                      | VOL    | 0.0       | 0.3     | V     | 2     |
| Output signal crossover voltage             | VCRS   | 1.3       | 2.0     | V     | 3     |
| Data fall time                              | TLR    | 75.0      | 300.0   | ns    | 3, 4  |
| Data rise time                              | TLF    | 75.0      | 300.0   | ns    | 3, 4  |
| Rise and fall time matching                 | TLRFM  | 80.0      | 125.0   | %     | -     |
| Source jitter total: to next transition     | TUDJ1  | -95.0     | 95.0    | ns    | 5     |
| Source jitter total: for paired transitions | TUDJ2  | -150.0    | 150.0   | ns    | 5     |
| Receiver Para                               | meters |           |         |       |       |
| Input single ended high                     | VIH    | 2.0       | -       | V     | -     |
| Input single ended low                      | VIL    | -         | 0.8     | V     | -     |
| Differential input sensitivity              | VDI    | 0.2       | -       | V     | -     |

#### Notes:

General Comment: For more information, refer to Universal Serial Bus Specification, Revision 2.0, April 2000.

General Comment: The load is 100 ohm differential for these parameters, unless otherw ise specified.

General Comment: To comply with the values presented in this table, refer to your local

Marvell representative for register settings.

1. Defined with 1.425 kilohm pull-up resistor to 3.6V.

2. Defined with 14.25 kilohm pull-dow n resistor to ground.

3. See "Data Signal Rise and Fall Time" waveform.

4. Defined from 10% to 90% for rise time and 90% to 10% for fall time.

5. Including frequency tolerance. Timing difference betw een the differential data signals.

Defined at crossover point of differential data signals.



|    | 88F6281                 |
|----|-------------------------|
| L® | Hardware Specifications |

|                                                             |         | Full S  | peed   |       |       |
|-------------------------------------------------------------|---------|---------|--------|-------|-------|
| Description                                                 | Symbol  | Min     | Max    | Units | Notes |
| Baud Rate                                                   | BR      | 12      | 2.0    | Mbps  | -     |
| Baud rate tolerance                                         | Bppm    | -2500.0 | 2500.0 | ppm   | -     |
| Driver Para                                                 | meters  |         |        |       |       |
| Ouput single ended high                                     | VOH     | 2.8     | 3.6    | V     | 1     |
| Ouput single ended low                                      | VOL     | 0.0     | 0.3    | V     | 2     |
| Output signal crossover voltage                             | VCRS    | 1.3     | 2.0    | V     | 4     |
| Output rise time                                            | TFR     | 4.0     | 20.0   | ns    | 3, 4  |
| Output fall time                                            |         | 4.0     | 20.0   | ns    | 3, 4  |
| Source jitter total: to next transition                     | TDJ1    | -3.5    | 3.5    | ns    | 5, 6  |
| Source jitter total: for paired transitions                 | TDJ2    | -4.0    | 4.0    | ns    | 5, 6  |
| Source jitter for differential transition to SE0 transition |         | -2.0    | 5.0    | ns    | 6     |
| Receiver Par                                                | ameters |         |        |       |       |
| Input single ended high                                     | VIH     | 2.0     | -      | V     | -     |
| Input single ended low                                      |         | -       | 0.8    | V     | -     |
| Differential input sensitivity                              |         | 0.2     | -      | V     | -     |
| Receiver jitter : to next transition                        | tJR1    | -18.5   | 18.5   | ns    | 6     |
| Receiver jitter: for paired transitions                     | tJR2    | -9.0    | 9.0    | ns    | 6     |

#### Table 70: USB Full Speed Driver and Receiver Characteristics

#### Notes:

General Comment: For more information, refer to Universal Serial Bus Specification, Revision 2.0, April 2000.

General Comment: The load is 100 ohm differential for these parameters, unless otherwise specified.

General Comment: To comply with the values presented in this table, refer to your local

Marvell representative for register settings.

1.. Defined with 1.425 kilohm pull-up resistor to 3.6V.

2.. Defined with 14.25 kilohm pull-dow n resistor to ground.

3. Defined from 10% to 90% for rise time and 90% to 10% for fall time.

4. See "Data Signal Rise and Fall Time" waveform.

5. Including frequency tolerance. Timing difference betw een the differential data signals.

6. Defined at crossover point of differential data signals.

|                                          |           | High   | Speed  |       |       |
|------------------------------------------|-----------|--------|--------|-------|-------|
| Description                              | Symbol    | Min    | Max    | Units | Notes |
| Baud Rate                                | BR        | 48     | 0.0    | Mbps  | -     |
| Baud rate tolerance                      | Bppm      | -500.0 | 500.0  | ppm   | -     |
| Driver Par                               | rameters  |        |        |       |       |
| Data signaling high                      | VHSOH     | 360.0  | 440.0  | mV    | -     |
| Data signaling low                       | VHSOL     | -10.0  | 10.0   | mV    | -     |
| Data rise time                           | THSR      | 500.0  | -      | ps    | 1     |
| Data fall time                           | THSF      | 500.0  | -      | ps    | 1     |
| Data source jitter                       |           | See r  | note 2 |       | 2     |
| Receiver Pa                              | arameters |        |        |       |       |
| Differential input signaling levels      |           | See r  | note 3 |       | 3     |
| Data signaling common mode voltage range | VHSCM     | -50.0  | 500.0  | mV    | -     |
| Receiver jitter tolerance                |           | See r  | note 3 |       | 3     |

## Table 71: USB High Speed Driver and Receiver Characteristics

#### Notes:

General Comment: For more information, refer to Universal Serial Bus Specification, Revision 2.0, April 2000.

General Comment: The load is 100 ohm differential for these parameters, unless otherwise specified.

General Comment: To comply with the values presented in this table, refer to your local

Marvell representative for register settings.

1. Defined from 10% to 90% for rise time and 90% to 10% for fall time.

2. Source jitter specified by the "TX eye diagram pattern template" figure.

3. Receiver jitter specified by the "RX eye diagram pattern template" figure.

## 8.7.4.2 USB Interface Driver Waveforms

## Figure 44: Low/Full Speed Data Signal Rise and Fall Time







Figure 45: High Speed TX Eye Diagram Pattern Template





## 9 Thermal Data (Preliminary)

Table 72 provides the package thermal data for the device. This data is derived from simulations that were run according to the JEDEC standard.



The thermal parameters are preliminary and subject to change.

The documents listed below provide a basic understanding of thermal management of integrated circuits (ICs) and guidelines to ensure optimal operating conditions for Marvell products. Before designing a system it is recommended to refer to these documents:

- Application Note, AN-63 Thermal Management for Selected Marvell® Products, Document Number MV-S300281-00
- White Paper, *ThetaJC, ThetaJA, and Temperature Calculations,* Document Number MV-S700019-00.

| Symbol        | Definition                                                                            | Airflow V   | Airflow Value (C/W) |        |  |  |
|---------------|---------------------------------------------------------------------------------------|-------------|---------------------|--------|--|--|
|               |                                                                                       | 0[m/s]      | 1[m/s]              | 2[m/s] |  |  |
| $\theta_{JA}$ | Thermal resistance: junction to ambient.                                              | 20.2        | 18.7                | 18.1   |  |  |
| $\Psi_{JT}$   | Thermal characterization parameter: junction to case center.                          | 7.0 7.0 7.1 |                     |        |  |  |
| $\theta_{JC}$ | Thermal resistance: junction to case (not air-flow dependent)                         |             | 8.4                 |        |  |  |
| $\Psi_{JB}$   | Thermal characterization parameter: junction to the bottom of the package.            | 10.7        | 10.6                | 10.6   |  |  |
| $\theta_{JB}$ | Thermal resistance:<br>junction to the bottom of the package (not air-flow dependent) | 10.9        |                     |        |  |  |



# **10** Package

This section provides the 88F6281 package drawing and dimensions.





-C- SEATING PLANE

 $\Im$ 

|                               |   | Symbol | Common Dimension<br>(in millimeters) |
|-------------------------------|---|--------|--------------------------------------|
| Package                       |   |        | HSBGA                                |
| Pody size                     | Х | D      | 19.000                               |
| Body size                     | Y | E      | 19.000                               |
| Poll nitch                    | Х | eD     | 1.000                                |
| Ball pitch                    | Y | еE     | 1.000                                |
| Total thickness               |   | A      | 1.910 ± 0.190                        |
| Mold thickness                |   | A3     | 0.850 ref                            |
| Substrate thickness           |   | A2     | 0.560 ref                            |
| Ball diameter                 |   |        | 0.600                                |
| Standoff                      |   | A1     | 0.400 ~ 0.600                        |
| Ball width                    |   | b      | 0.500 ~ 0.700                        |
| Maldaraa                      | Х | М      | 17.000                               |
| Mold area                     | Y | N      | 17.000                               |
| H/S exposed size              |   | Р      | 12.000 ~ 13.200                      |
| H/S flatness                  |   | Q      | 0.100                                |
| H/S shift with substrate edge |   | R      | 0.300                                |
| H/S shift with mold area      |   | S      | 0.500                                |
| Chamfer                       |   | CA     | 1.215 ref                            |
| Package edge tolerance        |   | aaa    | 0.200                                |
| Substrate flatness            |   | bbb    | 0.250                                |
| Mold flatness                 |   | ссс    | 0.350                                |
| Copolarity                    |   | ddd    | 0.200                                |
| Ball offset (package)         |   | eee    | 0.250                                |
| Ball offset (ball)            |   | fff    | 0.100                                |
| Ball count                    |   | n      | 288                                  |
|                               | Х | D1     | 17.000                               |
| Edge ball center-to-center    | Y | E1     | 17.000                               |

## Table 73: HSBGA 288-pin Package Dimensions



# **11** Part Order Numbering/Package Marking

## 11.1 Part Order Numbering

Figure 48 shows the part order numbering scheme for the 88F6281. Refer to Marvell Field Application Engineers (FAEs) or representatives for further information when ordering parts.

### Figure 48: Sample Part Number



## Table 74: 88F6281 Part Order Options

| Package Type | Part Order Number                                                       |
|--------------|-------------------------------------------------------------------------|
| 288-pin BGA  | 88F6281-xx-BIA2C100 (Green, RoHS 6/6 and Halogen-free package), 1.0 GHz |
| 288-pin BGA  | 88F6281-xx-BIA2C120 (Green, RoHS 6/6 and Halogen-free package), 1.2 GHz |
| 288-pin BGA  | 88F6281-xx-BIA2C150 (Green, RoHS 6/6 and Halogen-free package), 1.5 GHz |

## 11.2 Package Marking

Figure 49 shows a sample Commercial package marking and pin 1 location for the 88F6281.





Note: The above drawing is not drawn to scale. Location of markings is approximate.



## A Revision History

#### Table 75:Revision History

| Revision                                                            | Date                                                                                                                                                                                                        | Comments                                                                                                                                                                           |  |  |  |  |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Е                                                                   | December 2, 2008                                                                                                                                                                                            | Revision                                                                                                                                                                           |  |  |  |  |
|                                                                     |                                                                                                                                                                                                             | agram, on page 18, changed the GE_TXCLKOUT pin to input/output and added a he pin is an input when used the MII/MMII Transmit Clock.                                               |  |  |  |  |
|                                                                     |                                                                                                                                                                                                             | Pin Assignments, on page 26, revised the description of the PEX_CLK_P/N pins to us input or output according to the reset strap.                                                   |  |  |  |  |
| When the                                                            | e GE_TXCLKOUT pin is ι                                                                                                                                                                                      | 1 Interface Pin Assignments, on page 28, indicated that:<br>ised as an MII/MMII Transmit Clock, it is an input pin.<br>sed as a GMII Transmit Clock, it is a Tri-State output pin. |  |  |  |  |
|                                                                     |                                                                                                                                                                                                             | ignments, on page 35, changed the type for RTC_XOUT to analog.                                                                                                                     |  |  |  |  |
| page 40,                                                            |                                                                                                                                                                                                             | DFRMCLK in Table 17, Audio (S/PDIF / I <sup>2</sup> S) Interface Signal Assignment, on new AU_SPDFRMCLK information in the Reference Clock AC Timing                               |  |  |  |  |
| 6. In Table 2<br>signals.                                           | 24, Unused Interface Stra                                                                                                                                                                                   | pping, on page 49, revise the description for configuring the PCI Express clock                                                                                                    |  |  |  |  |
|                                                                     | d of <mark>Section 4.2, Gigabit I</mark><br>Gigabit Ethernet signals n                                                                                                                                      | Ethernet (GbE) Pins Multiplexing on MPP, on page 57, added a note stating that all nust be implemented.                                                                            |  |  |  |  |
| 8. In the Tak<br>CLK Ration                                         |                                                                                                                                                                                                             | on, on page 67, revised the configuration function for parameter CPU_CLK to DDR                                                                                                    |  |  |  |  |
|                                                                     |                                                                                                                                                                                                             | ting Conditions, on page 77, for parameter RTC_AVDD Analog supply for RTC in<br>a values for the minimum to 1.3V from 1.4V and for the maximum to 1.7V from 1.6V.                  |  |  |  |  |
| <ul><li>For the E</li><li>for the eF</li></ul>                      | use during Burning mode                                                                                                                                                                                     | ation, on page 79:<br>2U 1.1V) parameter changed the L2 cache frequency to 333 MHz.<br>e parameter added a note:<br>there should be no thermal effect, after it has been burned.   |  |  |  |  |
|                                                                     | 11. In Table 38, Current Consumption, on page 80, for the Embedded CPU (VDD_CPU 1.1V) parameter changed the L2 cache frequency to 333 MHz.                                                                  |                                                                                                                                                                                    |  |  |  |  |
| <ul> <li>Revised t</li> <li>Added the</li> <li>Added the</li> </ul> | he names of the Etherne<br>e S/PDIF Recovered Mas<br>e Transport Stream Exter                                                                                                                               |                                                                                                                                                                                    |  |  |  |  |
| 13. In Table 4<br>ns from 0                                         |                                                                                                                                                                                                             | ce AC Timing Table, on page 88, revised the minimum value for symbol tDHI to 0.70                                                                                                  |  |  |  |  |
| D                                                                   | October 5, 2008                                                                                                                                                                                             | Revision                                                                                                                                                                           |  |  |  |  |
|                                                                     | 6, PCI Express Interface I<br>(_P/N pins.                                                                                                                                                                   | Pin Assignments, on page 26, revised the note in the description of the                                                                                                            |  |  |  |  |
| 15. In Table 2                                                      | 24, Unused Interface Stra                                                                                                                                                                                   | pping, on page 49, added the eFuse strapping.                                                                                                                                      |  |  |  |  |
|                                                                     | 16. In Section 6.1.1, Power-Up Sequence Requirements, on page 63 and Section 6.1.2, Power-Down Sequence Requirements, on page 64, added a power up/down requirements for when VHV is in eFuse Burning mode. |                                                                                                                                                                                    |  |  |  |  |

| Table 75: | Revision | History | (Continued) |
|-----------|----------|---------|-------------|
|-----------|----------|---------|-------------|

| Revision                                                                           | Date                                                                           | Comments                                                                                                                                                                                                                                                                                             |
|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>For VHV,<br/>and adde</li> <li>For VDD</li> </ul>                         | revised the two parame<br>ed notes in the commen<br>_M, PEX_AVDD, and U        | rating Conditions, on page 77:<br>eters to VHV (during eFuse Burning mode) and VHV (during eFuse Reading mode)<br>ts column for both VHV voltages.<br>SB_AVDD, revised the comments column.<br>es for minimum to 1.4V from 1.3V and for maximum to 1.6V from 1.7V.                                   |
| 18. In Table 3                                                                     | 37, Thermal Power Diss                                                         | ipation, on page 79, revised the row for the SDRAM and added a row for the eFuse.                                                                                                                                                                                                                    |
| 19. In Table 3                                                                     | 38, Current Consumptio                                                         | n, on page 80, revised the row for the SDRAM and added a row for the eFuse.                                                                                                                                                                                                                          |
| For the C                                                                          | PU and Core Referenc                                                           | Timing Specifications, on page 86:<br>e Clock frequency, revised the values.<br>dded the Slew rate and Pk-Pk jitter parameters.                                                                                                                                                                      |
| С                                                                                  | August 18, 2008                                                                | Revision                                                                                                                                                                                                                                                                                             |
| 1. Added th                                                                        | e XOR engine to the blo                                                        | ock diagram in the Product Overview on page 3.                                                                                                                                                                                                                                                       |
|                                                                                    | N-249: Configuring the natation on page 15.                                    | Marvell® SATA PHY to Transmit Predefined Test Patterns to the list of Related                                                                                                                                                                                                                        |
| 3. In Figure input/out                                                             |                                                                                | Diagram, on page 18, added VHV, and MRn and changed PEX_CLK_P/N for input to                                                                                                                                                                                                                         |
| 4. In the pin                                                                      | map and pin list, revise                                                       | ed pins F04 to MRn and G04 to VHV.                                                                                                                                                                                                                                                                   |
|                                                                                    | 3, Power Pin Assignmer                                                         | nts, on page 21:                                                                                                                                                                                                                                                                                     |
| Added V                                                                            |                                                                                |                                                                                                                                                                                                                                                                                                      |
|                                                                                    |                                                                                | AVDD from 2.5V to 1.8V.<br>_AVDD/SATA1_AVDD from 2.5V to 3.3V.                                                                                                                                                                                                                                       |
| -                                                                                  | •                                                                              | GE_A and VDD_GE_B to add additional information about RGMII.                                                                                                                                                                                                                                         |
| 6. In Table 4                                                                      | 4, Miscellaneous Pin As                                                        | signments, on page 23, added the signal MRn.                                                                                                                                                                                                                                                         |
|                                                                                    | 5, DDR SDRAM Interfac                                                          | e Pin Assignments, on page 24, revised the description of M_NCASL and M_PCAL to                                                                                                                                                                                                                      |
| 8. In Table 6                                                                      | 6, PCI Express Interface                                                       | Pin Assignments, on page 26, changed PEX_CLK_P/N for input to input/output (I/O).                                                                                                                                                                                                                    |
| 9. Added pr                                                                        | esent and active pins to                                                       | Table 7, SATA Port Interface Pin Assignment, on page 27.                                                                                                                                                                                                                                             |
| <ul> <li>10. In Section</li> <li>Added a</li> <li>In Table 8<br/>GE_TXD</li> </ul> | n 1.2.6, Gigabit Etherne<br>note: For the TXCLK, u<br>3, Gigabit Ethernet Port | et Port Interface Pin Assignments, on page 28:<br>se the GE_RXCLK pin. Also indicated which pins are for port0 and which for port1.<br>0/1 Interface Pin Assignments, on page 28, added a description for MII/MMII to the<br>RXCTL, GE_RXCLK, GE_RXD[3:0] rows. Also for pin MPP[30]/GE1[10] added a |
|                                                                                    | 17, Audio (S/PDIF / I <sup>2</sup> S)<br>DD_GE_B.                              | Interface Signal Assignment, on page 40, revised the power rail to                                                                                                                                                                                                                                   |
| 12. Revised<br>requiring                                                           |                                                                                | I Input/Output (SDIO) Interface Signal Assignment, on page 42 to indicate the pins                                                                                                                                                                                                                   |
| 13. Added Ta                                                                       | able 21, Transport Strea                                                       | m (TS) Interface Signal Assignment, on page 45.                                                                                                                                                                                                                                                      |
| 14. Added S                                                                        | ection 1.2.20, Precise T                                                       | iming Protocol (PTP) Interface, on page 47.                                                                                                                                                                                                                                                          |
| MPP[7] a                                                                           |                                                                                | Pull-down Pins, on page 48, revised the pin numbers and changed pins GE_MDC, own to pull up and removed MPP[13], MPP[15], and MPP[17] from the table, since <i>n</i> .                                                                                                                               |
|                                                                                    | 2, Unused Interface Stra<br>VDD/SATA1_AVDD pin                                 | apping, on page 49, revised the description of the strapping for the ss.                                                                                                                                                                                                                             |



#### Table 75: Revision History (Continued)

|                                                                                                 | , , , , , , , , , , , , , , , , , , , ,                                                                                                    |                                                                                                                                                                                                                                                                                                 |
|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision                                                                                        | Date                                                                                                                                       | Comments                                                                                                                                                                                                                                                                                        |
| <ul> <li>Changed</li> <li>Changed</li> <li>Added th<br/>MPP[8] a</li> <li>Revised th</li> </ul> | all references to MPP[0]<br>the MPP[6] row in the ta<br>e following bullet at the e<br>and MPP[9] wake up as T<br>the description of SYSRS | Functional Summary, on page 51:<br>and MPP[11] from GPI to GPIO.<br>ble to remove the 0x0 option.<br>and of the section, after the tables: When TWSI serial ROM initialization is enabled,<br>WSI data and clock pins, respectively.<br>ST_OUTn.<br>a up after reset in 0x1 mode (SYSRST_OUTn). |
| 18. In Table 2                                                                                  |                                                                                                                                            | lultiplexing, on page 57, added a new configuration option for the Gigabit Ethernet                                                                                                                                                                                                             |
| 19. In Section                                                                                  | n 4.3, TSMP (TS Multiple                                                                                                                   | xing Pins) on MPP, on page 59, added to the description of the TSMP pins.                                                                                                                                                                                                                       |
| 20. Revised                                                                                     | Table 29, 88F6281Clocks                                                                                                                    | s, on page 60 and Table 30, Supported Clock Combinations, on page 61.                                                                                                                                                                                                                           |
| 21. Revised                                                                                     | Section 5.1, Spread Spec                                                                                                                   | ctrum Clock Generator (SSCG), on page 62.                                                                                                                                                                                                                                                       |
|                                                                                                 | n 6.2, Hardware Reset, o<br>n assertion.                                                                                                   | n page 64, added SYSRST_OUTn to the list of pins that are still active during                                                                                                                                                                                                                   |
|                                                                                                 | Section 6.2.1, Reset Out<br>ection 6.2.2, Power On R                                                                                       | Signal, on page 65 and Section 6.2.3, SYSRSTn Duration Counter, on page 65 and eset (POR), on page 65.                                                                                                                                                                                          |
| 24. In Section                                                                                  | n 6.3.2, PCI Express Enc                                                                                                                   | point Reset, on page 66 revised the bulleted items.                                                                                                                                                                                                                                             |
| 25. Revised                                                                                     | Section 6.5, Pins Sample                                                                                                                   | Configuration, on page 66.                                                                                                                                                                                                                                                                      |
| 26. Made ma                                                                                     | ajor revisions to Table 32,                                                                                                                | Reset Configuration, on page 67.                                                                                                                                                                                                                                                                |
| 27. Revised                                                                                     | the first two paragraphs i                                                                                                                 | n Section 6.6, Serial ROM Initialization, on page 70.                                                                                                                                                                                                                                           |
| 28. In Section                                                                                  | n 6.7, Boot Sequence, or                                                                                                                   | page 71 revised the paragraph following step 4.                                                                                                                                                                                                                                                 |
| 29. Revised                                                                                     | Table 45, Reference Cloc                                                                                                                   | x AC Timing Specifications, on page 86.                                                                                                                                                                                                                                                         |
| 30. In Table 3                                                                                  | 34, IDCODE Register Ma                                                                                                                     | p, on page 74, revised the description of bits [31:28].                                                                                                                                                                                                                                         |
| Added VI                                                                                        |                                                                                                                                            |                                                                                                                                                                                                                                                                                                 |
|                                                                                                 | -                                                                                                                                          | and XTAL AVDD parameters.                                                                                                                                                                                                                                                                       |
|                                                                                                 | ble 36, Recommended O<br>alues for VDD_CPU.                                                                                                | perating Conditions, on page 77:                                                                                                                                                                                                                                                                |
|                                                                                                 |                                                                                                                                            | ge for the SATA and XTAL AVDD parameters.                                                                                                                                                                                                                                                       |
| For the 3                                                                                       | .3V interfaces, revised th                                                                                                                 | e minimum value to 3.15V and the maximum value to 3.45V (+/-5%).<br>D_GE_A/VDD_GE_B row, to show that RGMII can also operate with a voltage of                                                                                                                                                  |
| Revised                                                                                         | the values for PEX_AVDI                                                                                                                    | D to minimum 1.7V, typical 1.8V, and maximum 1.9V.                                                                                                                                                                                                                                              |
| <ul><li>Revised</li><li>Changed</li></ul>                                                       | 37, Thermal Power Dissip<br>values for Core, Embedd<br>all occurrences of VDD_<br>e row RGMII 3.3V interfa                                 | ed CPU, PCI Express, USB and SATA parameters.<br>CPU to VDD.                                                                                                                                                                                                                                    |
|                                                                                                 |                                                                                                                                            | ble, to remove reference to the trace length or resistance.                                                                                                                                                                                                                                     |
|                                                                                                 | 38, Current Consumption                                                                                                                    |                                                                                                                                                                                                                                                                                                 |
| Revised                                                                                         | values for Core, Embedd                                                                                                                    | ed CPU, SATA, PCI Express and USB parameters.                                                                                                                                                                                                                                                   |
| 0                                                                                               | all occurrences of VDD_                                                                                                                    | CPU to VDD.<br>/ interface to RGMII 1.8V or 3.3V interface.                                                                                                                                                                                                                                     |
|                                                                                                 |                                                                                                                                            | ble to remove reference to the trace length or resistance.                                                                                                                                                                                                                                      |
| 35. Deleted S<br>Section 8                                                                      | Section 8.5.2 REF_CLK_<br>3.5.2, RGMII, SMI and RE                                                                                         | XIN 2.5V (CMOS) DC Electrical Specifications and added pin REF_CLK_XIN to<br>EF_CLK_XIN 1.8V (CMOS) DC Electrical Specifications, on page 82, since the<br>pin was changed from 2.5V to 1.8V.                                                                                                   |
| •                                                                                               |                                                                                                                                            | MOS) DC Electrical Specifications, on page 81, added reference to PTP and RGMI                                                                                                                                                                                                                  |

36. In Section 8.5.1, General 3.3V (CMOS) DC Electrical Specifications, on page 81, added reference to PTP and RGMII.

37. Revised Table 64, PCI Express Interface Differential Reference Clock Characteristics, on page 118 and Table 65, PCI Express Interface Spread Spectrum Requirements, on page 119.

## Table 75: Revision History (Continued)

| Revision                                                            | Date                                                    | Comments                                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                     |                                                         | Delay AC Timing Diagram, on page 104 so that it shows SDA $t_{\rm OV}$ relative to the SCK tables that proceed the figure.                                                                                                                                              |
|                                                                     | 73, HSBGA 288-pin Pac<br>size to 13.200 mm.             | kage Dimensions, on page 131, changed the maximum value for the parameter H/S                                                                                                                                                                                           |
| 40. Revised                                                         | all of Section 11, Part O                               | rder Numbering/Package Marking, on page 132.                                                                                                                                                                                                                            |
| В                                                                   | April 8, 2008                                           | Revision                                                                                                                                                                                                                                                                |
|                                                                     | e bullets Precise Timing                                | Protocol (PTP) and Audio Video Bridging networks.<br>am and the usage model diagram.                                                                                                                                                                                    |
| 0                                                                   |                                                         | CMOS and LVTTL were changed to CMOS.                                                                                                                                                                                                                                    |
|                                                                     | 1, 88F6281 Pin Logic D<br>ed on the MPP pins.           | Diagram, on page 18 revised the power pins and removed the interfaces that are                                                                                                                                                                                          |
| 4. Revised                                                          | Table 1, Pin Functions a                                | and Assignments Table Key, on page 19 to show only terms relevant for this device.                                                                                                                                                                                      |
|                                                                     |                                                         | nts, on page 21, added pins SSCG_AVDD and SSCG_AVSS and added the SMI II interface at 3.3V to the description of the interfaces supported by pin VDD_GE_A.                                                                                                              |
| 6. In Table 8                                                       | 3, Gigabit Ethernet Port                                | D/1 Interface Pin Assignments, on page 28, removed pins GE_MDC and GE_MDIO.                                                                                                                                                                                             |
|                                                                     | ection 1.2.7, Serial Mana<br>IDC and GE_MDIO pine       | agement Interface (SMI) Interface Pin Assignments, on page 32, with a description of s.                                                                                                                                                                                 |
| 8. In Table ?                                                       | 12, RTC Interface Pin As                                | ssignments, on page 35, changed the pin type for RTC_XIN to analog from CMOS.                                                                                                                                                                                           |
|                                                                     | 15, Two-Wire Serial Inte<br>a pull-up resistor to VD    | rface (TWSI) Interface Pin Assignment, on page 38, changed the note to: DO.                                                                                                                                                                                             |
| 10. Added So                                                        | ection 2, Unused Interfa                                | ce Strapping, on page 49.                                                                                                                                                                                                                                               |
| 11. In Table 2                                                      | 29, 88F6281Clocks, on J                                 | page 60, revised the description of CPU PLL to mention SSCG.                                                                                                                                                                                                            |
| 12. Added Se                                                        | ection 5.1, Spread Spec                                 | trum Clock Generator (SSCG), on page 62.                                                                                                                                                                                                                                |
| 13. Added So<br>this chan                                           |                                                         | own Sequence Requirements, on page 63 and revised the title of Section 6 to reflect                                                                                                                                                                                     |
| added the configura                                                 | e note: If a signal is pulle<br>tion pins are powered b | AP Controller Reset, on page 66, revised the note referring to sample at reset and ed up on the board, it must be pulled to the proper voltage level. Certain reset y VDD_GE_A and VDD_GE_B. Those pins have multiple voltage options (see ing Conditions, on page 77). |
|                                                                     | 85, Absolute Maximum F<br>e parameter SSCG_VDI          | Ratings, on page 75 and Table 36, Recommended Operating Conditions, on page 77, D.                                                                                                                                                                                      |
|                                                                     |                                                         | ipation, on page 79 added the following:<br>rer Dissipation table is to support system engineering in thermal design.                                                                                                                                                   |
|                                                                     |                                                         | n, on page 80 added the following:<br>sumption table is to support board power design and power module selection.                                                                                                                                                       |
| <ul> <li>Revised 1</li> <li>Revised 1</li> <li>Revised 1</li> </ul> | the symbols for the Tran<br>the symbols for the SMI     | Timing Specifications, on page 86:<br>Insport Stream (TS) output and input mode reference clocks.<br>master mode reference clock.<br>SI master mode reference clock.<br>Insport Stream we                                                                               |
|                                                                     |                                                         | 00 Mbps, and MII 10 Mbps rows, since they are not relevant to this device.                                                                                                                                                                                              |
| 19. In Table 6                                                      | 67, SATA-I Interface Ger                                | n1i Mode Driver and Receiver Characteristics, on page 123, added driver and according to updated standard.                                                                                                                                                              |
|                                                                     |                                                         | Initial release                                                                                                                                                                                                                                                         |

THIS PAGE IS INTENTIONALLY LEFT BLANK.



MARVELL

Marvell Semiconductor, Inc. 5488 Marvell Lane Santa Clara, CA 95054, USA

> Tel: 1.408.222.2500 Fax: 1.408.752.9028

> > www.marvell.com

Marvell. Moving Forward Faster